

# PRODUCT INFORMATION LETTER

PIL MMS-MMY/14/8345 Dated 17 Feb 2014

#### **PRODUCT IMPROVEMENT for M24SRxx and SRTAG2K-D**

| Sales Type/product family label                                                                 | M24SRxx and SRTAG2K-D                          |
|-------------------------------------------------------------------------------------------------|------------------------------------------------|
| Type of change                                                                                  | Product design change                          |
| Reason for change                                                                               | Product improvement                            |
| Description                                                                                     | Redesign refined for FWI parameter improvement |
| Forecasted date of implementation                                                               | 10-Feb-2014                                    |
| Forecasted date of samples for customer                                                         | 10-Feb-2014                                    |
| Forecasted date for <b>STMicroelectronics</b><br>change Qualification Plan results availability | 10-Feb-2014                                    |
| Involved ST facilities                                                                          | Design                                         |

| Name              | Function          |
|-------------------|-------------------|
| Fidelis, Sylvain  | Marketing Manager |
| Rodrigues, Benoit | Product Manager   |
| Pavano, Rita      | Q.A. Manager      |

### **DOCUMENT APPROVAL**



### **PRODUCT IMPROVEMENT for M24SRxx and SRTAG2K-D**

#### What is the change?

This product change information intends to inform you that an improved version of M24SR02, M24SR04, M24SR16, M24SR64 and SRTAG2K-D is now available.

The only parameter change is **FWI** (Frame Waiting time Integer), which value has been improved from FWI = 9 to **FWI = 5**. Datasheet has been updated accordingly, all other parameters are unchanged.

#### Why?

The strategy of STMicroelectronics Memory Division is to support our customers on a long-term basis. In line with this commitment, these new versions of M24SRxx and SRTAG2K-D will improve the service to our customers.

#### When?

The improved versions of M24SRxx and SRTAG2K-D are available.

#### How will the change be qualified?

The qualification followed the standard ST Microelectronics Corporate Procedures for Quality & Reliability. The Qualification Reports are included inside this document.

#### What is the impact of the change?

- Form: No change
- Fit: No change
- Function: FWI (Frame Waiting time Integer) improved from FWI = 9 to FWI = 5

#### How can the change be seen?

The improved versions of the M24SRxx and SRTAG2K-D are identified from **cut-off date code 352** (Year 2013, Week **52**) visible on the device marking, as being:

| SO8N            | TSSOP8          | UFDFPN8         |  |  |
|-----------------|-----------------|-----------------|--|--|
| Example:        | Example:        | Example :       |  |  |
| M24SR64-YMN6T/2 | M24SR16-YDW6T/2 | M24SR04-YMC6T/2 |  |  |







## Appendix A- Product Change Information

| Product family / Commercial products:    | M24SRxx and SRTAG2K-D                               |
|------------------------------------------|-----------------------------------------------------|
|                                          |                                                     |
| Customer(s):                             | All                                                 |
| <b>T</b>                                 |                                                     |
| Type of change:                          | Product design change                               |
| Reason for the change:                   | Product improvement                                 |
|                                          |                                                     |
| Description of the change:               | Redesign refined for FWI parameter improvement      |
| Forecast date of the change:             | Week 06 / 2014                                      |
| (Notification to customer)               |                                                     |
|                                          |                                                     |
| Forecast date of                         |                                                     |
| Qualification samples availability for   |                                                     |
| customer(s):                             | Available                                           |
|                                          |                                                     |
| Marking to identify the changed product: | Cut-off date code 352                               |
| Product Line(s) and/or Part Number(s):   | See Appendix B                                      |
|                                          |                                                     |
| Manufacturing location:                  | Rousset 8 inch wafer fab                            |
|                                          |                                                     |
| Estimated date of first shipment:        | Week 10 / 2014 (or earlier upon customer agreement) |

### Appendix B- Concerned Products

| M24SR64-YMN6T/2 |
|-----------------|
| M24SR64-YDW6T/2 |
| M24SR64-YMC6T/2 |
|                 |
| M24SR16-YMN6T/2 |
| M24SR16-YDW6T/2 |
| M24SR16-YMC6T/2 |
|                 |
| M24SR04-YMN6T/2 |
| M24SR04-YDW6T/2 |
| M24SR04-YMC6T/2 |
|                 |
| M24SR02-YMN6T/2 |
| M24SR02-YDW6T/2 |
| M24SR02-YMC6T/2 |
|                 |
| SRTAG2K-DMC6T/2 |

### Appendix C- Qualification Reports

#### See next pages



# QRMMY1218 Qualification report

New product / M24SR64-Y using the CMOSF8H technology in the Rousset 8" Fab

| General information                       |                                                                                                     |  |  |  |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| Commercial product                        | M24SR64-YMC6T/2<br>M24SR64-YMN6T/2<br>M24SR64-YDW6T/2                                               |  |  |  |
| Product description                       | Dynamic NFC/RFID tag IC with 64-Kbit EEPROM, NFC<br>Forum Type 4 Tag and I <sup>2</sup> C interface |  |  |  |
| Product group                             | MMS                                                                                                 |  |  |  |
| Product division                          | MMY - Memory                                                                                        |  |  |  |
| Silicon process technology                | CMOSF8H                                                                                             |  |  |  |
| Wafer fabrication location                | RS8F - ST Rousset 8 inch, France                                                                    |  |  |  |
| Electrical Wafer Sort test plant location | ST Rousset, France<br>ST Toa Payoh, Singapore<br>Subcontractor Ardentec, Singapore                  |  |  |  |

#### Table 1. Product information

| Package description Assembly plant location |                         | Final test plant location |  |  |
|---------------------------------------------|-------------------------|---------------------------|--|--|
| SO8N                                        | ST Shenzhen, China      | ST Shenzhen, China        |  |  |
| TSSOP8 ST Shenzhen, China                   |                         | ST Shenzhen, China        |  |  |
| UFDFPN8 (MLP8)<br>2 x 3 mm                  | ST Calamba, Philippines | ST Calamba, Philippines   |  |  |

**Reliability / Qualification assessment: PASS** 

# 1 Reliability evaluation overview

### 1.1 Objectives

This qualification report summarizes the results of the reliability trials that were performed to qualify the new product M24SR64-Y using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab.

The CMOSF8H is a new advanced silicon process technology that is already qualified in the ST Rousset 8" fab, and in production for EEPROM products and also for dual interface EEPROM M24LRxx products.

This document serves for the qualification of the named product using the named silicon process technology in the named diffusion fab.

The features covered by this document are:

- I<sup>2</sup>C interface:
  - Two-wire I2C serial interface supports 1 MHz protocol
  - Single supply voltage: 2.7 to 5.5
- Contactless interface:
  - NFC Forum Type 4 Tag
  - ISO/IEC 14443 Type A
  - 106 Kbps data rate

The temperature range covered by this document is:

• \_40 to 85 °C

### 1.2 Conclusion

The new product M24SR64-Y using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab has passed the reliability requirements and all products described in *Table 1* are qualified.

Refer to Section 3: Reliability test results for details on the reliability test results.



## 2 Device characteristics

### **Device description**

The M24SR64-Y device is a dynamic NFC/RFID tag that can be accessed either from the  $I^2C$  or the RF interface. The RF and I2C host can read or write to the same memory, that is why only one host can communicate at a time with the M24SR64-Y. The management of the interface selection is controlled by the M24SR64-Y device itself.

The RF interface is based on the ISO/IEC 14443 Type A standard. The M24SR64-Y is compatible with the NFC Forum Type 4 Tag specifications and supports all corresponding commands.

The I<sub>2</sub>C interface uses a two-wire serial interface consisting of a bidirectional data line and a clock line. The devices carry a built-in 4-bit device type identifier code in accordance with the I<sub>2</sub>C bus definition.

The device behaves as a slave in the I2C protocol.

Refer to the product datasheet for more details.



## 3 Reliability test results

This section contains a general description of the reliability evaluation strategy. The named products are qualified using the standard STMicroelectronics corporate procedures for quality and reliability.

The product vehicle used for the die qualification is presented in *Table 3*.

| Product   | Silicon process<br>technology | Wafer fabrication<br>location | Package description | Assembly plant location             |
|-----------|-------------------------------|-------------------------------|---------------------|-------------------------------------|
| M24SR64-Y | CMOSF8H                       | ST Rousset 8"                 | CDIP24              | Engineering assembly <sup>(1)</sup> |

 Table 3. Product vehicle used for die qualification

1. CDIP24 is a ceramic package used only for die-oriented reliability trials.

The product vehicle used for package qualifications is presented in Table 4.

| ····· ································ |                               |                               |                     |                            |  |  |
|----------------------------------------|-------------------------------|-------------------------------|---------------------|----------------------------|--|--|
| Product                                | Silicon process<br>technology | Wafer fabrication<br>location | Package description | Assembly plant<br>location |  |  |
|                                        | CMOSF8H                       | ST Rousset 8"                 | SORN                | ST Shenzhen                |  |  |
| M24SR64-Y                              |                               |                               | 3001                | Subcon Amkor P1            |  |  |
|                                        |                               |                               |                     | ST Shenzhen                |  |  |
|                                        |                               |                               | 1330F0              | Subcon Amkor P1            |  |  |
|                                        |                               |                               | UFDFPN8 (MLP8)      | ST Calamba                 |  |  |
|                                        |                               |                               | 2 x 3 mm            | Subcon Amkor P3            |  |  |

#### Table 4. Product vehicle used for package qualification

### 3.1 Reliability test plan and result summary

The reliability test plan and the result summary are presented as follows:

- in Table 5 for die-oriented tests
- in *Table 6* for SO8N ST Shenzhen package-oriented tests
- in Table 7 for TSSOP8 ST Shenzhen package-oriented tests
- in Table 8 for UFDFPN8 (MLP8) 2 x 3 mm ST Calamba package-oriented test

Reliability tests on all other packages are planned, but results are not yet available.



|            | Test short description                                  |                                                                                  |                  |                |                                 |                            |                     |                     |
|------------|---------------------------------------------------------|----------------------------------------------------------------------------------|------------------|----------------|---------------------------------|----------------------------|---------------------|---------------------|
| Test       |                                                         | Conditions                                                                       | Sample<br>size / | No.<br>of      | Duration                        | Results fail / sample size |                     |                     |
|            | Method                                                  |                                                                                  |                  |                |                                 | M24SR64-Y                  |                     |                     |
|            |                                                         |                                                                                  | IOLS             | IOIS           |                                 | Lot 1                      | Lot 2               | Lot 3               |
|            | High temperatur                                         | e operating life after endurance                                                 | 9                |                |                                 |                            |                     |                     |
|            | AEC-Q100-005                                            | 1 million E/W cycles at 25 °C<br>then:<br>HTOL 150 °C, 6 V                       | 80               | 3              | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |
| EDR        | Data retention a                                        | fter endurance                                                                   |                  |                |                                 |                            |                     |                     |
|            | AEC-Q100-005                                            | 1 million E/W cycles at 25 °C<br>then:<br>HTSL at 150 °C                         | 80               | 3              | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |
|            | Low temperature operating life                          |                                                                                  |                  |                |                                 |                            |                     |                     |
| LIOL       | JESD22-A108                                             | –40 °C, 6 V                                                                      | 80               | 3              | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |
|            | Program/erase e                                         | endurance cycling + bake                                                         |                  |                |                                 |                            |                     |                     |
| WEB        | Internal spec.                                          | 1 million E/W cycles at 25 °C<br>then:<br>Retention bake at 200 °C /<br>48 hours | 80               | 3              | 1 Million<br>cycles /<br>48 hrs | 0/80 <sup>(2)</sup>        | 0/80 <sup>(2)</sup> | 0/80 <sup>(2)</sup> |
|            | Electrostatic discharge (human body model)              |                                                                                  |                  |                |                                 |                            |                     |                     |
| ESD<br>HBM | $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ |                                                                                  | 07               |                | N/A                             | Pass<br>1000 V             | Pass<br>1000 V      | Pass<br>1000 V      |
|            |                                                         |                                                                                  | N/A              | Pass<br>3500 V | Pass<br>3500 V                  | Pass<br>3500 V             |                     |                     |
| ESD<br>MM  | Electrostatic discharge (machine model)                 |                                                                                  |                  |                |                                 |                            |                     |                     |
|            | AEC-Q100-003<br>JESD22-A115                             | 100-003<br>2-A115 C = 200 pF, R = 0 Ω 21                                         |                  | 3              | N/A                             | Pass<br>150 V              | Pass<br>150 V       | Pass<br>150 V       |
|            | Latch-up (currer                                        | nt injection and overvoltage stre                                                | ess)             |                |                                 |                            |                     |                     |
| LU         | AEC-Q100-004<br>JESD78B                                 | At maximum operating temperature (150 °C)                                        | 6                | 3              | N/A                             | Class II<br>Level A        | Class II<br>Level A | Class II<br>Level A |

### Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup>

1. See Table 9: List of terms for a definition of abbreviations.

2. First rejects after 5 million cycles.



.

|                   |                               |                                                | ,                        |                   |                |                               |
|-------------------|-------------------------------|------------------------------------------------|--------------------------|-------------------|----------------|-------------------------------|
| Test              |                               | Conditions                                     | Sample<br>size /<br>lots | No.<br>of<br>lots | Duration       | Results fail /<br>sample size |
|                   | Method                        |                                                |                          |                   |                | M24SR64-Y                     |
|                   |                               |                                                |                          |                   |                | Lot 1                         |
|                   | Preconditioning:              | moisture sensitivity level 1                   |                          |                   |                |                               |
| PC                | JESD22-A113<br>J-STD-020D     | MSL1, peak temperature at 260 °C,<br>3 IReflow | 1145                     | 1                 | N/A            | 0/1145                        |
| тыр               | Temperature hur               | nidity bias                                    |                          |                   |                |                               |
| (2)               | AEC-Q100-<br>JESD22-A101      | 85 °C, 85% RH, bias 5.6 V                      | 80                       | 1                 | 1008 hrs       | 0/80                          |
|                   | Temperature cyc               |                                                |                          |                   |                |                               |
| TC <sup>(2)</sup> | AEC-Q100-<br>JESD22-A104      | –65 °C / +175 °C                               | 80                       | 1                 | 1000<br>cycles | 0/80                          |
| TMSK              | Thermal shocks                |                                                |                          |                   |                |                               |
| (2)               | JESD22-A106                   | –55 °C / +125 °C                               | 25                       | 1                 | 200<br>shocks  | 0/25                          |
|                   | Autoclave (pressure pot)      |                                                |                          |                   |                |                               |
| AC <sup>(2)</sup> | AEC-Q100-<br>JESD22-A102      | 121 °C, 100% RH at 2 ATM                       | 80                       | 1                 | 168 hrs        | 0/80                          |
| нтеі              | High temperature storage life |                                                |                          |                   |                |                               |
| (2)               | AEC-Q100-<br>JESD22-A103      | Retention bake at 150 °C                       | 80                       | 1                 | 1008 hrs       | 0/80                          |
| ELFR              | Early failure life            |                                                |                          |                   |                |                               |
| (2)               | AEC-Q100-008                  | HTOL 150 °C, 6V                                | 800                      | 1                 | 48 hrs         | 0/800                         |
| ESD               | Electrostatic disc            | charge (charge device model)                   |                          |                   |                |                               |
| CDM               | AEC-Q100-<br>JESD22-C101      | Field induced charging method                  | 18                       | 1                 | N/A            | Pass<br>>1500 V               |

|                                       |                          | (4)                                        |
|---------------------------------------|--------------------------|--------------------------------------------|
| Table 6. Package-oriented reliability | y test plan and result s | summary (SO8N / ST Shenzhen) <sup>(1</sup> |

2. THB-, TC-, TMSK-, AC-, HTSL- and ELFR- dedicated parts are first subject to preconditioning flow.



|                   | Test short description                        |                                                |                |            |                |                               |  |  |
|-------------------|-----------------------------------------------|------------------------------------------------|----------------|------------|----------------|-------------------------------|--|--|
| Test              |                                               |                                                | Sample         | No.        |                | Results fail /<br>sample size |  |  |
|                   | Method                                        | Conditions                                     | size /<br>lots | of<br>lots | Duration       | M24SR64-Y                     |  |  |
|                   |                                               |                                                |                |            |                | Lot 1                         |  |  |
|                   | Preconditioning: moisture sensitivity level 1 |                                                |                |            |                |                               |  |  |
| PC                | JESD22-A113<br>J-STD-020D                     | MSL1, peak temperature at 260 °C,<br>3 IReflow | 1145           | 1          | N/A            | 0/1145                        |  |  |
| тир               | Temperature hur                               | nidity bias                                    |                |            |                |                               |  |  |
| (2)               | AEC-Q100-<br>JESD22-A101                      | 85 °C, 85% RH, bias 5.6 V                      | 80             | 1          | 1008 hrs       | 0/80                          |  |  |
|                   | Temperature cycling                           |                                                |                |            |                |                               |  |  |
| TC <sup>(2)</sup> | AEC-Q100-<br>JESD22-A104                      | –65 °C / +175 °C                               | 80             | 1          | 1000<br>cycles | 0/80                          |  |  |
| TMSK              | Thermal shocks                                |                                                |                |            |                |                               |  |  |
| (2)               | JESD22-A106                                   | –55 °C / +125 °C                               | 25             | 1          | 200<br>shocks  | 0/25                          |  |  |
|                   | Autoclave (press                              |                                                |                |            |                |                               |  |  |
| AC <sup>(2)</sup> | AEC-Q100-<br>JESD22-A102                      | 121 °C, 100% RH at 2 ATM                       | 80             | 1          | 168 hrs        | 0/80                          |  |  |
| нтеі              | High temperatur                               |                                                |                |            |                |                               |  |  |
| (2)               | AEC-Q100-<br>JESD22-A103                      | Retention bake at 150 °C                       | 80             | 1          | 1008 hrs       | 0/80                          |  |  |
| ELFR              | Early failure life                            | rate                                           |                |            |                |                               |  |  |
| (2)               | AEC-Q100-008                                  | HTOL 150 °C, 6V                                | 800            | 1          | 48 hrs         | 0/800                         |  |  |
| FSD               | Electrostatic disc                            | charge (charge device model)                   |                |            |                |                               |  |  |
| ESD<br>CDM        | AEC-Q100-<br>JESD22-C101                      | Field induced charging method                  | 18             | 1          | N/A            | Pass<br>>1500 V               |  |  |

| Table 1. Fachade-onenieu renability test blan and result summary (1550F0/51 Shenzhen) . |
|-----------------------------------------------------------------------------------------|
|-----------------------------------------------------------------------------------------|

2. THB-, TC-, TMSK-, AC-, HTSL- and ELFR- dedicated parts are first subject to preconditioning flow.



# Table 8. Package-oriented reliability test plan and result summary (UFDFPN8 MLP8 2 x 3 mm / ST Calamba) <sup>(1)</sup>

|                   | Test short description        |                                                |                |            |                |                               |  |  |
|-------------------|-------------------------------|------------------------------------------------|----------------|------------|----------------|-------------------------------|--|--|
| Test              |                               |                                                | Sample         | No.        |                | Results fail /<br>sample size |  |  |
|                   | Method                        | Conditions                                     | size /<br>lots | of<br>lots | Duration       | M24SR64-Y                     |  |  |
|                   |                               |                                                |                |            |                | Lot 1                         |  |  |
|                   | Preconditioning:              | moisture sensitivity level 1                   |                |            |                |                               |  |  |
| PC                | JESD22-A113<br>J-STD-020D     | MSL1, peak temperature at 260 °C,<br>3 IReflow | 345            | 1          | N/A            | 0/345                         |  |  |
| тир               | Temperature hur               | nidity bias                                    |                |            |                |                               |  |  |
| (2)               | AEC-Q100-<br>JESD22-A101      | 85 °C, 85% RH, bias 5.6 V                      | 80             | 1          | 1008 hrs       | 0/80                          |  |  |
| (0)               | Temperature cyc               |                                                |                |            |                |                               |  |  |
| TC <sup>(2)</sup> | AEC-Q100-<br>JESD22-A104      | –65 °C / +175 °C                               | 80             | 1          | 1000<br>cycles | 0/80                          |  |  |
| TMSK              | Thermal shocks                |                                                |                |            |                |                               |  |  |
| (2)               | JESD22-A106                   | –55 °C / +125 °C                               | 25             | 1          | 200<br>shocks  | 0/25                          |  |  |
|                   | Autoclave (press              | sure pot)                                      |                |            |                |                               |  |  |
| AC <sup>(2)</sup> | AEC-Q100-<br>JESD22-A102      | 121 °C, 100% RH at 2 ATM                       | 80             | 1          | 168 hrs        | 0/80                          |  |  |
| нтеі              | High temperature storage life |                                                |                |            |                |                               |  |  |
| (2)               | AEC-Q100-<br>JESD22-A103      | Retention bake at 150 °C                       | 80             | 1          | 1008 hrs       | 0/80                          |  |  |
|                   | Electrostatic disc            | charge (charge device model)                   |                |            |                |                               |  |  |
| ESD<br>CDM        | AEC-Q100-<br>JESD22-C101      | Field induced charging method                  | 18             | 1          | N/A            | Pass<br>>1500 V               |  |  |

1. See Table 9: List of terms for a definition of abbreviations.

2. THB-, TC-, TMSK-, AC-, and HTSL- dedicated parts are first subject to preconditioning flow.



## 4 Applicable and reference documents

- AEC-Q100: Stress test qualification for integrated circuits
- SOP 2.6.10: General product qualification procedure
- SOP 2.6.11: Program management for product qualification
- SOP 2.6.12: Design criteria for product qualification
- SOP 2.6.14: Reliability requirements for product qualification
- SOP 2.6.19: Process maturity level
- SOP 2.6.2: Process qualification and transfer management
- SOP 2.6.20: New process / New product qualification
- SOP 2.6.7: Product maturity level
- SOP 2.6.9: Package and process maturity management in Back End
- SOP 2.7.5: Automotive products definition and status
- JESD22-A101: Steady state temperature humidity bias life test
- JESD22-A102: Accelerated moisture resistance unbiased autoclave
- JESD22-A103: High temperature storage life
- JESD22-A104: Temperature cycling
- JESD22-A106: Thermal shock
- JESD22-A108: Temperature, bias, and operating life
- JESD22-A113: Preconditioning of nonhermetic surface mount devices prior to reliability testing
- JESD22-A114: Electrostatic discharge (ESD) sensitivity testing human body model (HBM)
- JESD22-A115: Electrostatic discharge (ESD) sensitivity testing machine model (MM)
- JESD78: IC Latch-up test
- J-STD-020D: Moisture/reflow sensitivity classification for nonhermetic solid state surface mount devices



# 5 Glossary

| Table | 9. | List | of | terms |
|-------|----|------|----|-------|
|-------|----|------|----|-------|

| Terms   | Description                                        |
|---------|----------------------------------------------------|
| EDR     | NVM endurance, data retention and operational life |
| HTOL    | High temperature operating life                    |
| LTOL    | Low temperature operating life                     |
| НТВ     | High temperature bake                              |
| WEB     | Program/Erase endurance cycling + bake             |
| ESD HBM | Electrostatic discharge (human body model)         |
| ESD MM  | Electrostatic discharge (machine model)            |
| LU      | Latch-up                                           |
| PC      | Preconditioning (solder simulation)                |
| ТНВ     | Temperature humidity bias                          |
| TC      | Temperature cycling                                |
| TMSK    | Thermal shocks                                     |
| AC      | Autoclave (pressure pot)                           |
| HTSL    | High temperature storage life                      |
| ELFR    | Early life failure rate                            |
| ESD CDM | Electrostatic discharge (charge device model)      |



# 6 Revision history

| Date        | Revision | Changes                                                                                                                                                                                               |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20-Dec-2013 | 1        | Initial release.                                                                                                                                                                                      |
| 27-Jan-2013 | 2        | Updated list of qualified commercial products in <i>Table 1</i> .<br>Added <i>Table 8: Package-oriented reliability test plan and result</i><br><i>summary (UFDFPN8 MLP8 2 x 3 mm / ST Calamba)</i> . |

Table 10. Document revision history



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com





# QRMMY1335 Qualification report

New product / M24SR16-Y using the CMOSF8H technology in the Rousset 8" Fab

| General information                       |                                                                                                  |  |  |  |
|-------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|
| Commercial product                        | M24SR16-YMC6T/2<br>M24SR16-YMN6T/2<br>M24SR16-YDW6T/2                                            |  |  |  |
| Product description                       | Dynamic NFC/RFID tag IC with 16-Kbit EEPROM, NFC Forum Type 4 Tag and I <sup>2</sup> C interface |  |  |  |
| Product group                             | MMS                                                                                              |  |  |  |
| Product division                          | MMY - Memory                                                                                     |  |  |  |
| Silicon process technology                | CMOSF8H                                                                                          |  |  |  |
| Wafer fabrication location                | RS8F - ST Rousset 8 inch, France                                                                 |  |  |  |
| Electrical Wafer Sort test plant location | ST Rousset, France<br>ST Toa Payoh, Singapore<br>Subcontractor Ardentec, Singapore               |  |  |  |

#### Table 1. Product information

#### Table 2. Package description

| Package description        | Assembly plant location | Final test plant location |  |  |
|----------------------------|-------------------------|---------------------------|--|--|
| SO8N                       | ST Shenzhen, China      | ST Shenzhen, China        |  |  |
| TSSOP8                     | ST Shenzhen, China      | ST Shenzhen, China        |  |  |
| UFDFPN8 (MLP8)<br>2 x 3 mm | ST Calamba, Philippines | ST Calamba, Philippines   |  |  |

#### **Reliability / Qualification assessment: PASS**

# 1 Reliability evaluation overview

#### 1.1 Objectives

This qualification report summarizes the results of the reliability trials that were performed to qualify the new product M24SR16-Y using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab.

The CMOSF8H is a new advanced silicon process technology that is already qualified in the ST Rousset 8" fab, and in production for EEPROM products and also for dual interface EEPROM M24LRxx products.

This document serves for the qualification of the named product using the named silicon process technology in the named diffusion fab.

The features covered by this document are:

- I<sup>2</sup>C interface:
  - Two-wire I<sup>2</sup>C serial interface supports 1 MHz protocol
  - Single supply voltage: 2.7 to 5.5 V
- Contactless interface:
  - NFC Forum Type 4 Tag
  - ISO/IEC 14443 Type A
  - 106 Kbps data rate

The temperature range covered by this document is:

• \_40 to 85 °C

### 1.2 Conclusion

The new product M24SR16-Y using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab has passed the reliability requirements and all products described in *Table 1* are qualified.

Refer to Section 3: Reliability test results for details on the reliability test results.



## 2 Device characteristics

### **Device description**

The M24SR16-Y device is a dynamic NFC/RFID tag that can be accessed either from the I<sub>2</sub>C or the RF interface. The RF and I<sub>2</sub>C host can read or write to the same memory, that is why only one host can communicate at a time with the M24SR16-Y. The management of the interface selection is controlled by the M24SR16-Y device itself.

The RF interface is based on the ISO/IEC 14443 Type A standard. The M24SR16-Y is compatible with the NFC Forum Type 4 Tag specifications and supports all corresponding commands.

The I<sub>2</sub>C interface uses a two-wire serial interface consisting of a bidirectional data line and a clock line. The devices carry a built-in 4-bit device type identifier code in accordance with the I<sub>2</sub>C bus definition.

The device behaves as a slave in the I2C protocol.

Refer to the product datasheet for more details.



## 3 Reliability test results

This section contains a general description of the reliability evaluation strategy. The named products are qualified using the standard STMicroelectronics corporate procedures for quality and reliability.

The product vehicle used for the die qualification is presented in *Table 3*.

| Product Silicon process technology |         | Wafer fabrication<br>location | Package description | Assembly plant<br>location             |  |
|------------------------------------|---------|-------------------------------|---------------------|----------------------------------------|--|
| M24SR16-Y                          | CMOSF8H | ST Rousset 8"                 | CDIP24              | Engineering<br>assembly <sup>(1)</sup> |  |

Table 3. Product vehicle used for die qualification

1. CDIP24 is a ceramic package used only for die-oriented reliability trials.

The package qualifications were mainly obtained by similarity. The product vehicle used for package qualifications is presented in *Table 4*.

| Product          | Silicon process<br>technology | Wafer fabrication<br>location | Package description | Assembly plant location |                     |
|------------------|-------------------------------|-------------------------------|---------------------|-------------------------|---------------------|
|                  |                               | SO8N                          | SORN                | ST Shenzhen             |                     |
| M24SR64-Y<br>(1) |                               |                               | 3001                | Subcon Amkor P1         |                     |
|                  | CMOSERH                       |                               | ST Dougoot 9"       | ST Dougoot 9"           | ST Bougoot 9" TSSOD |
|                  | UFDFPN:<br>2 x 3              | 133060                        | Subcon Amkor P1     |                         |                     |
|                  |                               | UFDFPN8 (MLP8)                | ST Calamba          |                         |                     |
|                  |                               |                               | 2 x 3 mm            | Subcon Amkor P3         |                     |

Table 4. Product vehicle used for package qualification

1. Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR16-Y.

### 3.1 Reliability test plan and result summary

The reliability test plan and the result summary are presented as follows:

- in *Table 5* for die-oriented tests
- in Table 6 for SO8N ST Shenzhen package-oriented tests
- in Table 7 for TSSOP8 ST Shenzhen package-oriented tests
- in *Table 8* for UFDFPN8 (MLP8) 2 x 3 mm ST Calamba package-oriented tests

Reliability tests on all other packages are planned, but results are not yet available.



|            | Test short description                              |                                                                                  |                  |           |                                 |                            |                     |                     |  |  |
|------------|-----------------------------------------------------|----------------------------------------------------------------------------------|------------------|-----------|---------------------------------|----------------------------|---------------------|---------------------|--|--|
| Test       |                                                     | Conditions                                                                       | Sample<br>size / | No.<br>of | Duration                        | Results fail / sample size |                     |                     |  |  |
|            | Method                                              |                                                                                  |                  |           |                                 | ľ                          | M24SR16-\           | (                   |  |  |
|            |                                                     |                                                                                  | IOts             | lots      |                                 | Lot 1                      | Lot 2               | Lot 3               |  |  |
|            | High temperatur                                     | e operating life after endurance                                                 |                  |           |                                 |                            |                     |                     |  |  |
|            | AEC-Q100-005                                        | 1 million E/W cycles at 25 °C<br>then:<br>HTOL 150 °C, 6 V                       | 80               | 3         | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |  |  |
| EDR        | Data retention a                                    | fter endurance                                                                   |                  |           |                                 |                            |                     |                     |  |  |
|            | AEC-Q100-005                                        | 1 million E/W cycles at 25 °C<br>then:<br>HTSL at 150 °C                         | 80               | 3         | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |  |  |
|            | Low temperature operating life                      |                                                                                  |                  |           |                                 |                            |                     |                     |  |  |
| LIOL       | JESD22-A108                                         | –40 °C, 6 V                                                                      | 80               | 3         | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |  |  |
|            | Program/erase endurance cycling + bake              |                                                                                  |                  |           |                                 |                            |                     |                     |  |  |
| WEB        | Internal spec.                                      | 1 million E/W cycles at 25 °C<br>then:<br>Retention bake at 200 °C / 48<br>hours | 80               | 3         | 1 Million<br>cycles /<br>48 hrs | 0/80 <sup>(2)</sup>        | 0/80 <sup>(2)</sup> | 0/80 <sup>(2)</sup> |  |  |
|            | Electrostatic disc                                  | charge (human body model)                                                        |                  |           |                                 |                            |                     |                     |  |  |
| ESD<br>HBM | C = 100 pF, R= 1500 Ω<br>AEC-Q100-002 pads AC0, AC1 |                                                                                  |                  | 2         | N/A                             | Pass<br>1000 V             | Pass<br>1000 V      | Pass<br>1000 V      |  |  |
|            | JESD22-A114                                         | C = 100 pF, R= 1500 Ω<br>Other pads                                              | 27               | 3         | N/A                             | Pass<br>3500 V             | Pass<br>3500 V      | Pass<br>3500 V      |  |  |
| ESD        | Electrostatic disc                                  | charge (machine model)                                                           |                  |           |                                 |                            |                     |                     |  |  |
| MM         | AEC-Q100-003<br>JESD22-A115                         | C = 200 pF, R = 0 Ω                                                              | 21               | 3         | N/A                             | Pass<br>150 V              | Pass<br>150 V       | Pass<br>150 V       |  |  |
|            | Latch-up (curren                                    | t injection and overvoltage stre                                                 | ss)              |           |                                 |                            |                     |                     |  |  |
| LU         | AEC-Q100-004<br>JESD78B                             | At maximum operating temperature (150 °C)                                        | 6                | 3         | N/A                             | Class II<br>Level A        | Class II<br>Level A | Class II<br>Level A |  |  |

| Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package) | Table 5. Die-oriented reliability | v test plan and result summary | v (CDIP8 / Engineering package) <sup>(1</sup> |
|----------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------|-----------------------------------------------|
|----------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------|-----------------------------------------------|

2. First rejects after 5 million cycles.



|                   |                                                      | ,                                              |                |                   |                |                               |
|-------------------|------------------------------------------------------|------------------------------------------------|----------------|-------------------|----------------|-------------------------------|
| Test              |                                                      |                                                | Sample         | No.<br>of<br>lots | Duration       | Results fail /<br>sample size |
|                   | Method                                               | Conditions                                     | size /<br>lots |                   |                | M24SR64-Y <sup>(2)</sup>      |
|                   |                                                      |                                                |                |                   |                | Lot 1                         |
|                   | Preconditioning:                                     |                                                |                |                   |                |                               |
| PC                | JESD22-A113<br>J-STD-020D                            | MSL1, peak temperature at 260 °C,<br>3 IReflow | 1145           | 1                 | N/A            | 0/1145                        |
| тир               | Temperature hui                                      | nidity bias                                    |                |                   |                |                               |
| (3)               | B AEC-Q100-<br>JESD22-A101 85 °C, 85% RH, bias 5.6 V |                                                | 80             | 1                 | 1008 hrs       | 0/80                          |
|                   | Temperature cyc                                      |                                                |                |                   |                |                               |
| TC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A104                             | –65 °C / +175 °C                               | 80             | 1                 | 1000<br>cycles | 0/80                          |
| TMSK              | Thermal shocks                                       |                                                |                |                   |                |                               |
| (3)               | JESD22-A106                                          | –55 °C / +125 °C                               | 25             | 1                 | 200<br>shocks  | 0/25                          |
|                   | Autoclave (pressure pot)                             |                                                |                |                   |                |                               |
| AC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A102                             | 121 °C, 100% RH at 2 ATM                       | 80             | 1                 | 168 hrs        | 0/80                          |
| нтеі              | High temperatur                                      |                                                |                |                   |                |                               |
| (3)               | AEC-Q100-<br>JESD22-A103                             | Retention bake at 150 °C                       | 80             | 1                 | 1008 hrs       | 0/80                          |
| ELFR              | Early failure life                                   | rate                                           |                |                   |                |                               |
| (3)               | AEC-Q100-008                                         | HTOL 150 °C, 6V                                | 800            | 1                 | 48 hrs         | 0/800                         |
| ESD               | Electrostatic disc                                   | charge (charge device model)                   |                |                   |                |                               |
| CDM               | AEC-Q100-<br>JESD22-C101                             | Field induced charging method                  | 18             | 1                 | N/A            | Pass<br>>1500 V               |

2. Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR16-Y.

3. THB-, TC-, TMSK-, AC-, HTSL- and ELFR- dedicated parts are first subject to preconditioning flow.



|                   |                                                      | Test short description                         |                                                    |                   |                |                               |  |  |
|-------------------|------------------------------------------------------|------------------------------------------------|----------------------------------------------------|-------------------|----------------|-------------------------------|--|--|
| Test              |                                                      |                                                | Sample                                             | No.<br>of<br>lots | Duration       | Results fail /<br>sample size |  |  |
|                   | Method                                               | Conditions                                     | size /<br>lots                                     |                   |                | M24SR64-Y <sup>(2)</sup>      |  |  |
|                   |                                                      |                                                |                                                    |                   |                | Lot 1                         |  |  |
|                   | Preconditioning:                                     |                                                |                                                    |                   |                |                               |  |  |
| PC                | JESD22-A113<br>J-STD-020D                            | MSL1, peak temperature at 260 °C,<br>3 IReflow | 1145                                               | 1                 | N/A            | 0/1145                        |  |  |
| тир               | Temperature hur                                      | nidity bias                                    |                                                    |                   |                |                               |  |  |
| (3)               | B AEC-Q100-<br>JESD22-A101 85 °C, 85% RH, bias 5.6 V |                                                | 80                                                 | 1                 | 1008 hrs       | 0/80                          |  |  |
|                   | Temperature cyc                                      |                                                |                                                    |                   |                |                               |  |  |
| TC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A104                             | –65 °C / +175 °C                               | 80                                                 | 1                 | 1000<br>cycles | 0/80                          |  |  |
| TMSK              | Thermal shocks                                       |                                                |                                                    |                   |                |                               |  |  |
| (3)               | JESD22-A106                                          | –55 °C / +125 °C                               | 25                                                 | 1                 | 200<br>shocks  | 0/25                          |  |  |
|                   | Autoclave (pressure pot)                             |                                                |                                                    |                   |                |                               |  |  |
| AC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A102                             | 121 °C, 100% RH at 2 ATM                       | 80                                                 | 1                 | 168 hrs        | 0/80                          |  |  |
| нтеі              | High temperatur                                      |                                                |                                                    |                   |                |                               |  |  |
| (3)               | AEC-Q100-<br>JESD22-A103                             | Retention bake at 150 °C                       | 80                                                 | 1                 | 1008 hrs       | 0/80                          |  |  |
| ELFR              | Early failure life                                   | rate                                           |                                                    |                   |                |                               |  |  |
| (3)               | AEC-Q100-008                                         | HTOL 150 °C, 6V                                | 800                                                | 1                 | 48 hrs         | 0/800                         |  |  |
| FSD               | Electrostatic disc                                   | charge (charge device model)                   |                                                    |                   |                |                               |  |  |
| CDM               | AEC-Q100-<br>JESD22-C101                             | Field induced charging method                  | Field induced charging method     18     1     N/A |                   |                |                               |  |  |

| Table 1. Fackade-onenieu renability test bian and result summary (1550) 0701 0701 onenzien 1. | Table 7. Package-oriented reliabilit | test plan and result summary | (TSSOP8 / ST Shenzhen) <sup>(*</sup> | 1) |
|-----------------------------------------------------------------------------------------------|--------------------------------------|------------------------------|--------------------------------------|----|
|-----------------------------------------------------------------------------------------------|--------------------------------------|------------------------------|--------------------------------------|----|

2. Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR16-Y.

3. THB-, TC-, TMSK-, AC-, HTSL- and ELFR- dedicated parts are first subject to preconditioning flow.



# Table 8. Package-oriented reliability test plan and result summary (UFDFPN8 MLP8 2 x 3 mm / ST Calamba) $^{(1)}$

| Test              |                           |                                                | Sample          | No.        | Duration       | Results fail /<br>sample size |
|-------------------|---------------------------|------------------------------------------------|-----------------|------------|----------------|-------------------------------|
|                   | Method                    | Conditions                                     | size /<br>lots  | of<br>lots |                | M24SR64-Y <sup>(2)</sup>      |
|                   |                           |                                                |                 |            |                | Lot 1                         |
|                   | Preconditioning:          |                                                |                 |            |                |                               |
| PC                | JESD22-A113<br>J-STD-020D | MSL1, peak temperature at 260 °C,<br>3 IReflow | 345             | 1          | N/A            | 0/345                         |
| тир               | Temperature humidity bias |                                                |                 |            |                |                               |
| (3)               | AEC-Q100-<br>JESD22-A101  | 85 °C, 85% RH, bias 5.6 V                      | 80              | 1          | 1008 hrs       | 0/80                          |
|                   | Temperature cyc           |                                                |                 |            |                |                               |
| TC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A104  | –65 °C / +175 °C                               | 80              | 1          | 1000<br>cycles | 0/80                          |
| TMSK              | Thermal shocks            |                                                |                 |            |                |                               |
| (3)               | JESD22-A106               | –55 °C / +125 °C                               | 25              | 1          | 200<br>shocks  | 0/25                          |
|                   | Autoclave (pressure pot)  |                                                |                 |            |                |                               |
| AC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A102  | 121 °C, 100% RH at 2 ATM                       | 80              | 1          | 168 hrs        | 0/80                          |
| нтеі              | High temperatur           |                                                |                 |            |                |                               |
| (3)               | AEC-Q100-<br>JESD22-A103  | Retention bake at 150 °C                       | 80              | 1          | 1008 hrs       | 0/80                          |
| ESD               | Electrostatic disc        | charge (charge device model)                   |                 |            |                |                               |
| CDM               | AEC-Q100-<br>JESD22-C101  | Field induced charging method                  | Pass<br>>1500 V |            |                |                               |

1. See *Table 9: List of terms* for a definition of abbreviations.

 Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR16-Y.

3. THB-, TC-, TMSK-, AC-, and HTSL- dedicated parts are first subject to preconditioning flow.



## 4 Applicable and reference documents

- AEC-Q100: Stress test qualification for integrated circuits
- SOP 2.6.10: General product qualification procedure
- SOP 2.6.11: Program management fro product qualification
- SOP 2.6.12: Design criteria for product qualification
- SOP 2.6.14: Reliability requirements for product qualification
- SOP 2.6.19: Process maturity level
- SOP 2.6.2: Process qualification and transfer management
- SOP 2.6.20: New process / New product qualification
- SOP 2.6.7: Product maturity level
- SOP 2.6.9: Package and process maturity management in Back End
- SOP 2.7.5: Automotive products definition and status
- JESD22-A101: Steady state temperature humidity bias life test
- JESD22-A102: Accelerated moisture resistance unbiased autoclave
- JESD22-A103: High temperature storage life
- JESD22-A104: Temperature cycling
- JESD22-A106: Thermal shock
- JESD22-A108: Temperature, bias, and operating life
- JESD22-A113: Preconditioning of nonhermetic surface mount devices prior to reliability testing
- JESD22-A114: Electrostatic discharge (ESD) sensitivity testing human body model (HBM)
- JESD22-A115: Electrostatic discharge (ESD) sensitivity testing machine model (MM)
- JESD78: IC Latch-up test
- J-STD-020D: Moisture/reflow sensitivity classification for nonhermetic solid state surface mount devices



# 5 Glossary

| Table | 9. | List | of | terms |
|-------|----|------|----|-------|
|-------|----|------|----|-------|

| Terms   | Description                                        |  |
|---------|----------------------------------------------------|--|
| EDR     | NVM endurance, data retention and operational life |  |
| HTOL    | High temperature operating life                    |  |
| LTOL    | Low temperature operating life                     |  |
| НТВ     | High temperature bake                              |  |
| WEB     | Program/Erase endurance cycling + bake             |  |
| ESD HBM | Electrostatic discharge (human body model)         |  |
| ESD MM  | Electrostatic discharge (machine model)            |  |
| LU      | Latch-up                                           |  |
| PC      | Preconditioning (solder simulation)                |  |
| ТНВ     | Temperature humidity bias                          |  |
| TC      | Temperature cycling                                |  |
| TMSK    | Thermal shocks                                     |  |
| AC      | Autoclave (pressure pot)                           |  |
| HTSL    | High temperature storage life                      |  |
| ELFR    | Early life failure rate                            |  |
| ESD CDM | Electrostatic discharge (charge device model)      |  |



# 6 Revision history

| Date        | Revision | Changes                                                                                                                                                                                     |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19-Dec-2013 | 1        | Initial release.                                                                                                                                                                            |
| 27-Jan-2013 | 2        | Updated list of qualified commercial products in <i>Table 1</i> .<br>Added <i>Table 8: Package-oriented reliability test plan and result summary (UFDFPN8 MLP8 2 x 3 mm / ST Calamba)</i> . |

Table 10. Document revision history



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com





# QRMMY1336 Qualification report

New product / M24SR04-Y using the CMOSF8H technology in the Rousset 8" Fab

| General information                       |                                                                                                    |  |  |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|
| Commercial product                        | M24SR04-YMC6T/2<br>M24SR04-YMN6T/2<br>M24SR04-YDW6T/2                                              |  |  |  |
| Product description                       | Dynamic NFC/RFID tag IC with 4-Kbit EEPROM, NFC<br>Forum Type 4 Tag and I <sup>2</sup> C interface |  |  |  |
| Product group                             | MMS                                                                                                |  |  |  |
| Product division                          | MMY - Memory                                                                                       |  |  |  |
| Silicon process technology                | CMOSF8H                                                                                            |  |  |  |
| Wafer fabrication location                | RS8F - ST Rousset 8 inch, France                                                                   |  |  |  |
| Electrical Wafer Sort test plant location | ST Rousset, France<br>ST Toa Payoh, Singapore<br>Subcontractor Ardentec, Singapore                 |  |  |  |

#### Table 1. Product information

| Table | 2. | Package | description |
|-------|----|---------|-------------|
|-------|----|---------|-------------|

| Package description        | Assembly plant location | Final test plant location |
|----------------------------|-------------------------|---------------------------|
| SO8N                       | ST Shenzhen, China      | ST Shenzhen, China        |
| TSSOP8                     | ST Shenzhen, China      | ST Shenzhen, China        |
| UFDFPN8 (MLP8)<br>2 x 3 mm | ST Calamba, Philippines | ST Calamba, Philippines   |

Reliability / Qualification assessment: PASS

# 1 Reliability evaluation overview

#### 1.1 Objectives

This qualification report summarizes the results of the reliability trials that were performed to qualify the new product M24SR04-Y using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab.

The CMOSF8H is a new advanced silicon process technology that is already qualified in the ST Rousset 8" fab, and in production for EEPROM products and also for dual interface EEPROM M24LRxx products.

This document serves for the qualification of the named product using the named silicon process technology in the named diffusion fab.

The features covered by this document are:

- I<sup>2</sup>C interface:
  - Two-wire I<sup>2</sup>C serial interface supports 1 MHz protocol
  - Single supply voltage: 2.7 to 5.5 V
- Contactless interface:
  - NFC Forum Type 4 Tag
  - ISO/IEC 14443 Type A
  - 106 Kbps data rate

The temperature range covered by this document is:

• \_40 to 85 °C

### 1.2 Conclusion

The new product M24SR04-Y using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab has passed the reliability requirements and all products described in *Table 1* are qualified.

Refer to Section 3: Reliability test results for details on the reliability test results.



## 2 Device characteristics

### **Device description**

The M24SR04-Y device is a dynamic NFC/RFID tag that can be accessed either from the  $I^2C$  or the RF interface. The RF and  $I^2C$  host can read or write to the same memory, that is why only one host can communicate at a time with the M24SR04-Y. The management of the interface selection is controlled by the M24SR04-Y device itself.

The RF interface is based on the ISO/IEC 14443 Type A standard. The M24SR04-Y is compatible with the NFC Forum Type 4 Tag specifications and supports all corresponding commands.

The I<sup>2</sup>C interface uses a two-wire serial interface consisting of a bidirectional data line and a clock line. The devices carry a built-in 4-bit device type identifier code in accordance with the I<sup>2</sup>C bus definition.

The device behaves as a slave in the  $I^2C$  protocol.

Refer to the product datasheet for more details.



## 3 Reliability test results

This section contains a general description of the reliability evaluation strategy. The named products are qualified using the standard STMicroelectronics corporate procedures for quality and reliability.

The product vehicle used for the die qualification is presented in *Table 3*.

| Product   | Silicon process<br>technology | on process Wafer fabrication hnology location |        | Assembly plant location                |
|-----------|-------------------------------|-----------------------------------------------|--------|----------------------------------------|
| M24SR04-Y | CMOSF8H                       | ST Rousset 8"                                 | CDIP24 | Engineering<br>assembly <sup>(1)</sup> |

Table 3. Product vehicle used for die qualification

1. CDIP24 is a ceramic package used only for die-oriented reliability trials.

The package qualifications were mainly obtained by similarity. The product vehicle used for package qualifications is presented in *Table 4*.

| Product          | Silicon process<br>technology | Wafer fabrication<br>location | Package description | Assembly plant location |
|------------------|-------------------------------|-------------------------------|---------------------|-------------------------|
| M24SR64-Y<br>(1) |                               |                               | SORN                | ST Shenzhen             |
|                  | CMOSF8H                       | ST Rousset 8"                 | 3001                | Subcon Amkor P1         |
|                  |                               |                               | TSSOD               | ST Shenzhen             |
|                  |                               |                               | 133060              | Subcon Amkor P1         |
|                  |                               |                               | UFDFPN8 (MLP8)      | ST Calamba              |
|                  |                               |                               | 2 x 3 mm            | Subcon Amkor P3         |

Table 4. Product vehicle used for package qualification

1. Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR04-Y.

### 3.1 Reliability test plan and result summary

The reliability test plan and the result summary are presented as follows:

- in *Table 5* for die-oriented tests
- in *Table 6* for SO8N ST Shenzhen package-oriented tests
- in Table 7 for TSSOP8 ST Shenzhen package-oriented tests
- in *Table 8* for UFDFPN8 (MLP8) 2 x 3 mm ST Calamba package-oriented tests

Reliability tests on all other packages are planned, but results are not yet available.



|            |                                                 | Test short description                                                           |        |           |                                 |                            |                     |                     |  |  |  |
|------------|-------------------------------------------------|----------------------------------------------------------------------------------|--------|-----------|---------------------------------|----------------------------|---------------------|---------------------|--|--|--|
| Toot       |                                                 |                                                                                  | Samplo | No.<br>of | Duration                        | Results fail / sample size |                     |                     |  |  |  |
| Test       | Method                                          | Conditions                                                                       | size / |           |                                 | I                          | M24SR04-Y           | ,                   |  |  |  |
|            |                                                 |                                                                                  | IOLS   | IOIS      |                                 | Lot 1                      | Lot 2               | Lot 3               |  |  |  |
|            | High temperature operating life after endurance |                                                                                  |        |           |                                 |                            |                     |                     |  |  |  |
|            | AEC-Q100-005                                    | 1 million E/W cycles at 25 °C<br>then:<br>HTOL 150 °C, 6 V                       | 80     | 3         | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |  |  |  |
| EDR        | Data retention a                                | fter endurance                                                                   |        |           |                                 |                            |                     |                     |  |  |  |
|            | AEC-Q100-005                                    | 1 million E/W cycles at 25 °C<br>then:<br>HTSL at 150 °C                         | 80     | 3         | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |  |  |  |
|            | Low temperature operating life                  |                                                                                  |        |           |                                 |                            |                     |                     |  |  |  |
| LIUL       | JESD22-A108                                     | –40 °C, 6 V                                                                      | 80     | 3         | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |  |  |  |
|            | Program/erase endurance cycling + bake          |                                                                                  |        |           |                                 |                            |                     |                     |  |  |  |
| WEB        | Internal spec.                                  | 1 million E/W cycles at 25 °C<br>then:<br>Retention bake at 200 °C / 48<br>hours | 80     | 3         | 1 Million<br>cycles /<br>48 hrs | 0/80 <sup>(2)</sup>        | 0/80 <sup>(2)</sup> | 0/80 <sup>(2)</sup> |  |  |  |
|            | Electrostatic discharge (human body model)      |                                                                                  |        |           |                                 |                            |                     |                     |  |  |  |
| ESD<br>HBM | AEC-Q100-002                                    | C = 100 pF, R= 1500 Ω<br>pads AC0, AC1                                           |        | 3         | N/A                             | Pass<br>1000 V             | Pass<br>1000 V      | Pass<br>1000 V      |  |  |  |
|            | JESD22-A114                                     | C = 100 pF, R= 1500 Ω<br>Other pads                                              | 21     |           | N/A                             | Pass<br>3500 V             | Pass<br>3500 V      | Pass<br>3500 V      |  |  |  |
| ESD        | Electrostatic discharge (machine model)         |                                                                                  |        |           |                                 |                            |                     |                     |  |  |  |
| MM         | AEC-Q100-003<br>JESD22-A115                     | C = 200 pF, R = 0 Ω                                                              | 21     | 3         | N/A                             | Pass<br>150 V              | Pass<br>150 V       | Pass<br>150 V       |  |  |  |
|            | Latch-up (currer                                | t injection and overvoltage stre                                                 | ss)    |           |                                 |                            |                     |                     |  |  |  |
| LU         | AEC-Q100-004<br>JESD78B                         | At maximum operating temperature (150 °C)                                        | 6      | 3         | N/A                             | Class II<br>Level A        | Class II<br>Level A | Class II<br>Level A |  |  |  |

#### Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup>

1. See Table 9: List of terms for a definition of abbreviations.

2. First rejects after 5 million cycles.



|                   |                                                             | Test short description                         |                |            |                |                               |  |  |
|-------------------|-------------------------------------------------------------|------------------------------------------------|----------------|------------|----------------|-------------------------------|--|--|
| Test              |                                                             |                                                | Sample         | No.        |                | Results fail /<br>sample size |  |  |
|                   | Method                                                      | Conditions                                     | size /<br>lots | of<br>lots | Duration       | M24SR64-Y <sup>(2)</sup>      |  |  |
|                   |                                                             |                                                |                |            |                | Lot 1                         |  |  |
|                   | Preconditioning:                                            | moisture sensitivity level 1                   |                |            |                |                               |  |  |
| PC                | JESD22-A113<br>J-STD-020D                                   | MSL1, peak temperature at 260 °C,<br>3 IReflow | 1145           | 1          | N/A            | 0/1145                        |  |  |
| тир               | Temperature hui                                             | nidity bias                                    |                |            |                |                               |  |  |
| (3)               | AEC-Q100-<br>JESD22-A101                                    | 85 °C, 85% RH, bias 5.6 V                      | 80             | 1          | 1008 hrs       | 0/80                          |  |  |
|                   | Temperature cycling                                         |                                                |                |            |                |                               |  |  |
| TC <sup>(3)</sup> | <sup>·C (3)</sup> AEC-Q100-<br>JESD22-A104 –65 °C / +175 °C |                                                | 80             | 1          | 1000<br>cycles | 0/80                          |  |  |
| TMSK              | Thermal shocks                                              |                                                |                |            |                |                               |  |  |
| (3)               | JESD22-A106 –55 °C / +125 °C                                |                                                | 25             | 1          | 200<br>shocks  | 0/25                          |  |  |
|                   | Autoclave (pressure pot)                                    |                                                |                |            |                |                               |  |  |
| AC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A102                                    | 121 °C, 100% RH at 2 ATM                       | 80             | 1          | 168 hrs        | 0/80                          |  |  |
| нтеі              | High temperatur                                             | e storage life                                 |                |            |                |                               |  |  |
| (3)               | AEC-Q100-<br>JESD22-A103 Retention bake at 150 °C           |                                                | 80             | 1          | 1008 hrs       | 0/80                          |  |  |
| ELFR              | Early failure life                                          | rate                                           |                |            |                |                               |  |  |
| (3)               | AEC-Q100-008                                                | HTOL 150 °C, 6V                                | 800            | 1          | 48 hrs         | 0/800                         |  |  |
| ESD               | Electrostatic disc                                          | charge (charge device model)                   |                |            |                |                               |  |  |
| CDM               | AEC-Q100-<br>JESD22-C101                                    | Field induced charging method                  | 18             | 1          | N/A            | Pass<br>>1500 V               |  |  |

2. Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR04-Y.

3. THB-, TC-, TMSK-, AC-, HTSL- and ELFR- dedicated parts are first subject to preconditioning flow.



|                   |                                                   | Test short description                         |                |            |                |                               |  |
|-------------------|---------------------------------------------------|------------------------------------------------|----------------|------------|----------------|-------------------------------|--|
| Test              |                                                   |                                                | Sample         | No.        |                | Results fail /<br>sample size |  |
|                   | Method                                            | Conditions                                     | size /<br>lots | of<br>lots | Duration       | M24SR64-Y <sup>(2)</sup>      |  |
|                   |                                                   |                                                |                |            |                | Lot 1                         |  |
|                   | Preconditioning:                                  | moisture sensitivity level 1                   |                |            |                |                               |  |
| PC                | JESD22-A113<br>J-STD-020D                         | MSL1, peak temperature at 260 °C,<br>3 IReflow | 1145           | 1          | N/A            | 0/1145                        |  |
| тир               | Temperature hur                                   | midity bias                                    |                |            |                |                               |  |
| (3)               | AEC-Q100-<br>JESD22-A101                          | 85 °C, 85% RH, bias 5.6 V                      | 80             | 1          | 1008 hrs       | 0/80                          |  |
|                   | Temperature cycling                               |                                                |                |            |                |                               |  |
| TC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A104 –65 °C / +175 °C         |                                                | 80             | 1          | 1000<br>cycles | 0/80                          |  |
| TMSK              | Thermal shocks                                    |                                                |                |            |                |                               |  |
| (3)               | JESD22-A106                                       | -A106 –55 °C / +125 °C                         |                | 1          | 200<br>shocks  | 0/25                          |  |
|                   | Autoclave (pressure pot)                          |                                                |                |            |                |                               |  |
| AC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A102                          | 121 °C, 100% RH at 2 ATM                       | 80             | 1          | 168 hrs        | 0/80                          |  |
| нтеі              | High temperatur                                   | e storage life                                 |                |            |                |                               |  |
| (3)               | AEC-Q100-<br>JESD22-A103 Retention bake at 150 °C |                                                | 80             | 1          | 1008 hrs       | 0/80                          |  |
| ELFR              | Early failure life                                | rate                                           |                |            |                |                               |  |
| (3)               | AEC-Q100-008                                      | HTOL 150 °C, 6V                                | 800            | 1          | 48 hrs         | 0/800                         |  |
| FSD               | Electrostatic disc                                | charge (charge device model)                   |                |            |                |                               |  |
| CDM               | AEC-Q100-<br>JESD22-C101                          | Field induced charging method                  | 18             | 1          | N/A            | Pass<br>>1500 V               |  |

| Table 7. Package-oriented reliability | v test plan and result summarv | (TSSOP8 / ST Shenzhen) <sup>(1)</sup> |
|---------------------------------------|--------------------------------|---------------------------------------|
| Tuble III uchage enerited renability  | i toot plan ana rooalt oannary |                                       |

2. Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR04-Y.

3. THB-, TC-, TMSK-, AC-, HTSL- and ELFR- dedicated parts are first subject to preconditioning flow.



# Table 8. Package-oriented reliability test plan and result summary (UFDFPN8 MLP8 2 x 3 mm / ST Calamba) $^{(1)}$

|                                            | Test short description                                |                                                |                |            |                |                               |
|--------------------------------------------|-------------------------------------------------------|------------------------------------------------|----------------|------------|----------------|-------------------------------|
| Test                                       |                                                       |                                                | Sample         | No.        |                | Results fail /<br>sample size |
|                                            | Method                                                | Conditions                                     | size /<br>lots | of<br>lots | Duration       | M24SR64-Y <sup>(2)</sup>      |
|                                            |                                                       |                                                |                |            |                | Lot 1                         |
|                                            | Preconditioning:                                      | moisture sensitivity level 1                   |                |            |                |                               |
| PC                                         | JESD22-A113<br>J-STD-020D                             | MSL1, peak temperature at 260 °C,<br>3 IReflow | 345            | 1          | N/A            | 0/345                         |
| тир                                        | Temperature hur                                       | nidity bias                                    |                |            |                |                               |
| (3)                                        | AEC-Q100-<br>JESD22-A101 85 °C, 85% RH, bias 5.       |                                                | 80             | 1          | 1008 hrs       | 0/80                          |
|                                            | Temperature cycling                                   |                                                |                |            |                |                               |
| TC <sup>(3)</sup> AEC-Q100-<br>JESD22-A104 |                                                       | –65 °C / +175 °C 8/                            |                | 1          | 1000<br>cycles | 0/80                          |
| TMSK                                       | Thermal shocks                                        |                                                |                |            |                |                               |
| (3)                                        | JESD22-A106                                           | –55 °C / +125 °C                               | 25             | 1          | 200<br>shocks  | 0/25                          |
|                                            | Autoclave (press                                      | sure pot)                                      |                |            |                |                               |
| AC <sup>(3)</sup>                          | (3) AEC-Q100-<br>JESD22-A102 121 °C, 100% RH at 2 ATM |                                                | 80             | 1          | 168 hrs        | 0/80                          |
| нтеі                                       | High temperature storage life                         |                                                |                |            |                |                               |
| (3)                                        | AEC-Q100-<br>JESD22-A103                              | Retention bake at 150 °C                       | 80             | 1          | 1008 hrs       | 0/80                          |
| ESD                                        | Electrostatic disc                                    | charge (charge device model)                   |                |            |                |                               |
| CDM                                        | AEC-Q100-<br>JESD22-C101                              | Field induced charging method 18               |                | 1          | N/A            | Pass<br>>1500 V               |

1. See *Table 9: List of terms* for a definition of abbreviations.

 Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR04-Y.

3. THB-, TC-, TMSK-, AC- and HTSL- dedicated parts are first subject to preconditioning flow.



## 4 Applicable and reference documents

- AEC-Q100: Stress test qualification for integrated circuits
- SOP 2.6.10: General product qualification procedure
- SOP 2.6.11: Program management fro product qualification
- SOP 2.6.12: Design criteria for product qualification
- SOP 2.6.14: Reliability requirements for product qualification
- SOP 2.6.19: Process maturity level
- SOP 2.6.2: Process qualification and transfer management
- SOP 2.6.20: New process / New product qualification
- SOP 2.6.7: Product maturity level
- SOP 2.6.9: Package and process maturity management in Back End
- SOP 2.7.5: Automotive products definition and status
- JESD22-A101: Steady state temperature humidity bias life test
- JESD22-A102: Accelerated moisture resistance unbiased autoclave
- JESD22-A103: High temperature storage life
- JESD22-A104: Temperature cycling
- JESD22-A106: Thermal shock
- JESD22-A108: Temperature, bias, and operating life
- JESD22-A113: Preconditioning of nonhermetic surface mount devices prior to reliability testing
- JESD22-A114: Electrostatic discharge (ESD) sensitivity testing human body model (HBM)
- JESD22-A115: Electrostatic discharge (ESD) sensitivity testing machine model (MM)
- JESD78: IC Latch-up test
- J-STD-020D: Moisture/reflow sensitivity classification for nonhermetic solid state surface mount devices



# 5 Glossary

| Table | 9. | List | of | terms |
|-------|----|------|----|-------|
|-------|----|------|----|-------|

| Terms   | Description                                        |
|---------|----------------------------------------------------|
| EDR     | NVM endurance, data retention and operational life |
| HTOL    | High temperature operating life                    |
| LTOL    | Low temperature operating life                     |
| НТВ     | High temperature bake                              |
| WEB     | Program/Erase endurance cycling + bake             |
| ESD HBM | Electrostatic discharge (human body model)         |
| ESD MM  | Electrostatic discharge (machine model)            |
| LU      | Latch-up                                           |
| PC      | Preconditioning (solder simulation)                |
| ТНВ     | Temperature humidity bias                          |
| TC      | Temperature cycling                                |
| TMSK    | Thermal shocks                                     |
| AC      | Autoclave (pressure pot)                           |
| HTSL    | High temperature storage life                      |
| ELFR    | Early life failure rate                            |
| ESD CDM | Electrostatic discharge (charge device model)      |



# 6 Revision history

| Date        | Revision | Changes                                                                                                                                                                                               |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20-Dec-2013 | 1        | Initial release.                                                                                                                                                                                      |
| 27-Jan-2013 | 2        | Updated list of qualified commercial products in <i>Table 1</i> .<br>Added <i>Table 8: Package-oriented reliability test plan and result</i><br><i>summary (UFDFPN8 MLP8 2 x 3 mm / ST Calamba)</i> . |

Table 10. Document revision history



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com





# QRMMY1337 Qualification report

New product / M24SR02-Y using the CMOSF8H technology in the Rousset 8" Fab

| General information                       |                                                                                                    |  |  |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|
| Commercial product                        | M24SR02-YMC6T/2<br>M24SR02-YMN6T/2<br>M24SR02-YDW6T/2                                              |  |  |  |
| Product description                       | Dynamic NFC/RFID tag IC with 2-Kbit EEPROM, NFC<br>Forum Type 4 Tag and I <sup>2</sup> C interface |  |  |  |
| Product group                             | MMS                                                                                                |  |  |  |
| Product division                          | MMY - Memory                                                                                       |  |  |  |
| Silicon process technology                | CMOSF8H                                                                                            |  |  |  |
| Wafer fabrication location                | RS8F - ST Rousset 8 inch, France                                                                   |  |  |  |
| Electrical Wafer Sort test plant location | ST Rousset, France<br>ST Toa Payoh, Singapore<br>Subcontractor Ardentec, Singapore                 |  |  |  |

#### Table 1. Product information

| Table | 2. | Package | description |
|-------|----|---------|-------------|
|-------|----|---------|-------------|

| Package description        | Assembly plant location | Final test plant location |
|----------------------------|-------------------------|---------------------------|
| SO8N                       | ST Shenzhen, China      | ST Shenzhen, China        |
| TSSOP8                     | ST Shenzhen, China      | ST Shenzhen, China        |
| UFDFPN8 (MLP8)<br>2 x 3 mm | ST Calamba, Philippines | ST Calamba, Philippines   |

Reliability / Qualification assessment: PASS

# 1 Reliability evaluation overview

### 1.1 Objectives

This qualification report summarizes the results of the reliability trials that were performed to qualify the new product M24SR02-Y using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab.

The CMOSF8H is a new advanced silicon process technology that is already qualified in the ST Rousset 8" fab, and in production for EEPROM products and also for dual interface EEPROM M24LRxx products.

This document serves for the qualification of the named product using the named silicon process technology in the named diffusion fab.

The features covered by this document are:

- I<sup>2</sup>C interface:
  - Two-wire I<sup>2</sup>C serial interface supports 1 MHz protocol
  - Single supply voltage: 2.7 to 5.5 V
- Contactless interface:
  - NFC Forum Type 4 Tag
  - ISO/IEC 14443 Type A
  - 106 Kbps data rate

The temperature range covered by this document is:

• \_40 to 85 °C

### 1.2 Conclusion

The new product M24SR02-Y using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab has passed the reliability requirements and all products described in *Table 1* are qualified.

Refer to Section 3: Reliability test results for details on the reliability test results.



## 2 Device characteristics

### **Device description**

The M24SR02-Y device is a dynamic NFC/RFID tag that can be accessed either from the  $I^2C$  or the RF interface. The RF and  $I^2C$  host can read or write to the same memory, that is why only one host can communicate at a time with the M24SR02-Y. The management of the interface selection is controlled by the M24SR02-Y device itself.

The RF interface is based on the ISO/IEC 14443 Type A standard. The M24SR02-Y is compatible with the NFC Forum Type 4 Tag specifications and supports all corresponding commands.

The I<sup>2</sup>C interface uses a two-wire serial interface consisting of a bidirectional data line and a clock line. The devices carry a built-in 4-bit device type identifier code in accordance with the I<sup>2</sup>C bus definition.

The device behaves as a slave in the  $I^2C$  protocol.

Refer to the product datasheet for more details.



## 3 Reliability test results

This section contains a general description of the reliability evaluation strategy. The named products are qualified using the standard STMicroelectronics corporate procedures for quality and reliability.

The product vehicle used for the die qualification is presented in *Table 3*.

| Product   | Silicon process<br>technology | Wafer fabrication<br>location | Package description | Assembly plant location                |
|-----------|-------------------------------|-------------------------------|---------------------|----------------------------------------|
| M24SR02-Y | CMOSF8H                       | ST Rousset 8"                 | CDIP24              | Engineering<br>assembly <sup>(1)</sup> |

Table 3. Product vehicle used for die qualification

1. CDIP24 is a ceramic package used only for die-oriented reliability trials.

The package qualifications were mainly obtained by similarity. The product vehicle used for package qualifications is presented in *Table 4*.

| Product          | Silicon process<br>technology | Wafer fabrication<br>location | Package description | Assembly plant location |
|------------------|-------------------------------|-------------------------------|---------------------|-------------------------|
| M24SR64-Y<br>(1) |                               |                               | SORN                | ST Shenzhen             |
|                  | CMOSF8H                       |                               | 3001                | Subcon Amkor P1         |
|                  |                               | ST Rousset 8"                 | TSSOD               | ST Shenzhen             |
|                  |                               |                               | 1330F0              | Subcon Amkor P1         |
|                  |                               |                               | UFDFPN8 (MLP8)      | ST Calamba              |
|                  |                               |                               | 2 x 3 mm            | Subcon Amkor P3         |

Table 4. Product vehicle used for package qualification

1. Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR02-Y.

### 3.1 Reliability test plan and result summary

The reliability test plan and the result summary are presented as follows:

- in *Table 5* for die-oriented tests
- in *Table 6* for SO8N ST Shenzhen package-oriented tests
- in Table 7 for TSSOP8 ST Shenzhen package-oriented tests
- in *Table 8* for UFDFPN8 (MLP8) 2 x 3 mm ST Calamba package-oriented tests

Reliability tests on all other packages are planned, but results are not yet available.



|                                |                                        | Test                                                                             | short des | cripti | on                              |                            |                     |                     |
|--------------------------------|----------------------------------------|----------------------------------------------------------------------------------|-----------|--------|---------------------------------|----------------------------|---------------------|---------------------|
| Teet                           |                                        |                                                                                  | Sampla    | N      |                                 | Results fail / sample size |                     |                     |
| rest                           | Method                                 | Conditions                                                                       | size /    | of     | Duration                        | I                          | M24SR02-Y           | ,                   |
|                                |                                        |                                                                                  | IOLS      | IOLS   |                                 | Lot 1                      | Lot 2               | Lot 3               |
|                                | High temperatur                        | e operating life after endurance                                                 | !         |        |                                 |                            |                     |                     |
|                                | AEC-Q100-005                           | 1 million E/W cycles at 25 °C<br>then:<br>HTOL 150 °C, 6 V                       | 80        | 3      | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |
| EDR                            | Data retention a                       | fter endurance                                                                   |           |        |                                 |                            |                     |                     |
|                                | AEC-Q100-005                           | 1 million E/W cycles at 25 °C<br>then:<br>HTSL at 150 °C                         | 80        | 3      | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |
| Low temperature operating life |                                        |                                                                                  |           |        |                                 |                            |                     |                     |
| LIOL                           | JESD22-A108                            | –40 °C, 6 V                                                                      | 80        | 3      | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |
|                                | Program/erase endurance cycling + bake |                                                                                  |           |        |                                 |                            |                     |                     |
| WEB                            | Internal spec.                         | 1 million E/W cycles at 25 °C<br>then:<br>Retention bake at 200 °C / 48<br>hours | 80        | 3      | 1 Million<br>cycles /<br>48 hrs | 0/80 <sup>(2)</sup>        | 0/80 <sup>(2)</sup> | 0/80 <sup>(2)</sup> |
|                                | Electrostatic disc                     | charge (human body model)                                                        |           |        |                                 |                            |                     |                     |
| ESD<br>HBM                     | AEC-Q100-002                           | C = 100 pF, R= 1500 Ω<br>pads AC0, AC1                                           | 07        |        | N/A                             | Pass<br>1000 V             | Pass<br>1000 V      | Pass<br>1000 V      |
|                                | JESD22-A114                            | C = 100 pF, R= 1500 Ω<br>Other pads                                              | 21        | 3      | N/A                             | Pass<br>3500 V             | Pass<br>3500 V      | Pass<br>3500 V      |
| ESD                            | Electrostatic disc                     | charge (machine model)                                                           |           |        |                                 |                            |                     |                     |
| MM                             | AEC-Q100-003<br>JESD22-A115            | C = 200 pF, R = 0 $\Omega$                                                       | 21        | 3      | N/A                             | Pass<br>150 V              | Pass<br>150 V       | Pass<br>150 V       |
|                                | Latch-up (currer                       | t injection and overvoltage stre                                                 | ss)       |        |                                 |                            |                     |                     |
| LU                             | AEC-Q100-004<br>JESD78B                | At maximum operating temperature (150 °C)                                        | 6         | 3      | N/A                             | Class II<br>Level A        | Class II<br>Level A | Class II<br>Level A |

#### Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup>

1. See *Table 9: List of terms* for a definition of abbreviations.

2. First rejects after 5 million cycles.



|                                            |                           | Test short desc                                | cription       |            |                | ,                             |
|--------------------------------------------|---------------------------|------------------------------------------------|----------------|------------|----------------|-------------------------------|
| Test                                       |                           |                                                | Sample         | No.        |                | Results fail /<br>sample size |
|                                            | Method                    | Conditions                                     | size /<br>lots | of<br>lots | Duration       | M24SR64-Y <sup>(2)</sup>      |
|                                            |                           |                                                |                |            |                | Lot 1                         |
|                                            | Preconditioning:          | moisture sensitivity level 1                   |                |            |                |                               |
| PC                                         | JESD22-A113<br>J-STD-020D | MSL1, peak temperature at 260 °C,<br>3 IReflow | 1145           | 1          | N/A            | 0/1145                        |
| тир                                        | Temperature hui           | nidity bias                                    |                |            |                |                               |
| (3)                                        | AEC-Q100-<br>JESD22-A101  | 85 °C, 85% RH, bias 5.6 V                      | 80             | 1          | 1008 hrs       | 0/80                          |
|                                            | Temperature cycling       |                                                |                |            |                |                               |
| TC <sup>(3)</sup> AEC-Q100-<br>JESD22-A104 |                           | –65 °C / +175 °C 80                            |                | 1          | 1000<br>cycles | 0/80                          |
| TMSK                                       | Thermal shocks            |                                                |                |            |                |                               |
| (3)                                        | JESD22-A106               | –55 °C / +125 °C                               | 25             | 1          | 200<br>shocks  | 0/25                          |
| (0)                                        | Autoclave (press          | sure pot)                                      |                |            |                |                               |
| AC <sup>(3)</sup>                          | AEC-Q100-<br>JESD22-A102  | 121 °C, 100% RH at 2 ATM                       | 80             | 1          | 168 hrs        | 0/80                          |
| нтеі                                       | High temperatur           | e storage life                                 |                |            |                |                               |
| (3)                                        | AEC-Q100-<br>JESD22-A103  | Retention bake at 150 °C                       | 80             | 1          | 1008 hrs       | 0/80                          |
| ELFR                                       | Early failure life        | rate                                           |                |            |                |                               |
| (3)                                        | AEC-Q100-008              | HTOL 150 °C, 6V                                | 800            | 1          | 48 hrs         | 0/800                         |
| FSD                                        | Electrostatic disc        | charge (charge device model)                   |                |            |                |                               |
| CDM                                        | AEC-Q100-<br>JESD22-C101  | Field induced charging method                  | 18             | 1          | N/A            | Pass<br>>1500 V               |

| Table 6 Backage-oriented reliability  | v toet nlan ar | d rocult cummary | T2 / INSO2) | Shonzhon) (1) |
|---------------------------------------|----------------|------------------|-------------|---------------|
| Table 6. Package-oriented reliability | y test plan ar | a result summary | (300N/31    | Snenznen) V   |

2. Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR02-Y.

3. THB-, TC-, TMSK-, AC-, HTSL- and ELFR- dedicated parts are first subject to preconditioning flow.



|                   |                           | Test short desc                                | cription       |            |                | -                             |
|-------------------|---------------------------|------------------------------------------------|----------------|------------|----------------|-------------------------------|
| Test              |                           |                                                | Sample         | No.        |                | Results fail /<br>sample size |
|                   | Method                    | Conditions                                     | size /<br>lots | of<br>lots | Duration       | M24SR64-Y <sup>(2)</sup>      |
|                   |                           |                                                |                |            |                | Lot 1                         |
|                   | Preconditioning:          | moisture sensitivity level 1                   |                |            |                |                               |
| PC                | JESD22-A113<br>J-STD-020D | MSL1, peak temperature at 260 °C,<br>3 IReflow | 1145           | 1          | N/A            | 0/1145                        |
| тив               | Temperature hur           | nidity bias                                    |                |            |                |                               |
| (3)               | AEC-Q100-<br>JESD22-A101  | 85 °C, 85% RH, bias 5.6 V                      | 80             | 1          | 1008 hrs       | 0/80                          |
|                   | Temperature cycling       |                                                |                |            |                |                               |
| TC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A104  | –65 °C / +175 °C                               | 80             | 1          | 1000<br>cycles | 0/80                          |
| TMSK              | Thermal shocks            |                                                |                |            |                |                               |
| (3)               | JESD22-A106               | –55 °C / +125 °C                               | 25             | 1          | 200<br>shocks  | 0/25                          |
|                   | Autoclave (press          | sure pot)                                      |                |            |                |                               |
| AC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A102  | 121 °C, 100% RH at 2 ATM                       | 80             | 1          | 168 hrs        | 0/80                          |
| нтсі              | High temperatur           | e storage life                                 |                |            |                |                               |
| (3)               | AEC-Q100-<br>JESD22-A103  | Retention bake at 150 °C                       | 80             | 1          | 1008 hrs       | 0/80                          |
| ELFR              | Early failure life        | rate                                           |                |            |                |                               |
| (3)               | AEC-Q100-008              | HTOL 150 °C, 6V                                | 800            | 1          | 48 hrs         | 0/800                         |
| FSD               | Electrostatic disc        | charge (charge device model)                   |                |            |                |                               |
| CDM               | AEC-Q100-<br>JESD22-C101  | Field induced charging method                  | 18             | 1          | N/A            | Pass<br>>1500 V               |

| Table 7. Package-oriented reliabilit | v test i | plan and | result summarv | (TSSOP8 | / ST Shenzhen | ) (1) |
|--------------------------------------|----------|----------|----------------|---------|---------------|-------|
| lusio il i uonago onontoa ionasint   | ,        |          |                |         |               | 1     |

 Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR02-Y.

3. THB-, TC-, TMSK-, AC-, HTSL- and ELFR- dedicated parts are first subject to preconditioning flow.



# Table 8. Package-oriented reliability test plan and result summary (UFDFPN8 MLP8 2 x 3 mm / ST Calamba) $^{(1)}$

|                   |                           | Test short description                         |                |            |                |                               |  |  |  |
|-------------------|---------------------------|------------------------------------------------|----------------|------------|----------------|-------------------------------|--|--|--|
| Test              |                           |                                                | Sample         | No.        |                | Results fail /<br>sample size |  |  |  |
|                   | Method                    | Conditions                                     | size /<br>lots | of<br>lots | Duration       | M24SR64-Y <sup>(2)</sup>      |  |  |  |
|                   |                           |                                                |                |            |                | Lot 1                         |  |  |  |
|                   | Preconditioning:          | moisture sensitivity level 1                   |                |            |                |                               |  |  |  |
| PC                | JESD22-A113<br>J-STD-020D | MSL1, peak temperature at 260 °C,<br>3 IReflow | 345            | 1          | N/A            | 0/345                         |  |  |  |
| тир               | Temperature hur           | nidity bias                                    |                |            |                |                               |  |  |  |
| (3)               | AEC-Q100-<br>JESD22-A101  | 85 °C, 85% RH, bias 5.6 V                      | 80             | 1          | 1008 hrs       | 0/80                          |  |  |  |
|                   | Temperature cycling       |                                                |                |            |                |                               |  |  |  |
| TC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A104  | –65 °C / +175 °C                               | 80             | 1          | 1000<br>cycles | 0/80                          |  |  |  |
| TMSK              | Thermal shocks            |                                                |                |            |                |                               |  |  |  |
| (3)               | JESD22-A106               | –55 °C / +125 °C                               | 25             | 1          | 200<br>shocks  | 0/25                          |  |  |  |
|                   | Autoclave (press          | sure pot)                                      |                |            |                |                               |  |  |  |
| AC <sup>(3)</sup> | AEC-Q100-<br>JESD22-A102  | 121 °C, 100% RH at 2 ATM                       | 80             | 1          | 168 hrs        | 0/80                          |  |  |  |
| нтеі              | High temperatur           | e storage life                                 |                |            |                |                               |  |  |  |
| (3)               | AEC-Q100-<br>JESD22-A103  | Retention bake at 150 °C                       | 80             | 1          | 1008 hrs       | 0/80                          |  |  |  |
|                   | Electrostatic disc        | charge (charge device model)                   |                |            |                |                               |  |  |  |
| CDM               | AEC-Q100-<br>JESD22-C101  | Field induced charging method                  | 18             | 1          | N/A            | Pass<br>>1500 V               |  |  |  |

1. See *Table 9: List of terms* for a definition of abbreviations.

 Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to M24SR02-Y.

3. THB-, TC-, TMSK-, AC- and HTSL- dedicated parts are first subject to preconditioning flow.



## 4 Applicable and reference documents

- AEC-Q100: Stress test qualification for integrated circuits
- SOP 2.6.10: General product qualification procedure
- SOP 2.6.11: Program management fro product qualification
- SOP 2.6.12: Design criteria for product qualification
- SOP 2.6.14: Reliability requirements for product qualification
- SOP 2.6.19: Process maturity level
- SOP 2.6.2: Process qualification and transfer management
- SOP 2.6.20: New process / New product qualification
- SOP 2.6.7: Product maturity level
- SOP 2.6.9: Package and process maturity management in Back End
- SOP 2.7.5: Automotive products definition and status
- JESD22-A101: Steady state temperature humidity bias life test
- JESD22-A102: Accelerated moisture resistance unbiased autoclave
- JESD22-A103: High temperature storage life
- JESD22-A104: Temperature cycling
- JESD22-A106: Thermal shock
- JESD22-A108: Temperature, bias, and operating life
- JESD22-A113: Preconditioning of nonhermetic surface mount devices prior to reliability testing
- JESD22-A114: Electrostatic discharge (ESD) sensitivity testing human body model (HBM)
- JESD22-A115: Electrostatic discharge (ESD) sensitivity testing machine model (MM)
- JESD78: IC Latch-up test
- J-STD-020D: Moisture/reflow sensitivity classification for nonhermetic solid state surface mount devices



# 5 Glossary

| Table | 9. | List | of | terms |
|-------|----|------|----|-------|
|-------|----|------|----|-------|

| Terms   | Description                                        |
|---------|----------------------------------------------------|
| EDR     | NVM endurance, data retention and operational life |
| HTOL    | High temperature operating life                    |
| LTOL    | Low temperature operating life                     |
| НТВ     | High temperature bake                              |
| WEB     | Program/Erase endurance cycling + bake             |
| ESD HBM | Electrostatic discharge (human body model)         |
| ESD MM  | Electrostatic discharge (machine model)            |
| LU      | Latch-up                                           |
| PC      | Preconditioning (solder simulation)                |
| ТНВ     | Temperature humidity bias                          |
| TC      | Temperature cycling                                |
| TMSK    | Thermal shocks                                     |
| AC      | Autoclave (pressure pot)                           |
| HTSL    | High temperature storage life                      |
| ELFR    | Early life failure rate                            |
| ESD CDM | Electrostatic discharge (charge device model)      |



# 6 Revision history

| Date        | Revision | Changes                                                                                                                                                                                   |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19-Dec-2013 | 1        | Initial release.                                                                                                                                                                          |
| 28-Jan-2013 | 2        | Updated list of qualified commercial products in <i>Table 1</i> .<br>Added <i>Table 8: Package-oriented reliability test plan and result summary (UFDFPN8 MLP8 2 x 3 mm / ST Calamba)</i> |

Table 10. Document revision history



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com





# QRMMY1404 Qualification report

New product / SRTAG2K-D using the CMOSF8H technology in the Rousset 8" Fab

| General information                       |                                                                                    |  |  |
|-------------------------------------------|------------------------------------------------------------------------------------|--|--|
| Commercial product                        | SRTAG2K-DMC6T/2                                                                    |  |  |
| Product description                       | NFC Forum Type 4 Tag IC with 2-Kbit EEPROM and RF Session digital output           |  |  |
| Product group                             | MMS                                                                                |  |  |
| Product division                          | MMY - Memory                                                                       |  |  |
| Silicon process technology                | CMOSF8H                                                                            |  |  |
| Wafer fabrication location                | RS8F - ST Rousset 8 inch, France                                                   |  |  |
| Electrical Wafer Sort test plant location | ST Rousset, France<br>ST Toa Payoh, Singapore<br>Subcontractor Ardentec, Singapore |  |  |

#### Table 1. Product information

#### Table 2. Package description

| Package description        | Assembly plant location | Final test plant location |
|----------------------------|-------------------------|---------------------------|
| UFDFPN8 (MLP8)<br>2 x 3 mm | ST Calamba, Philippines | ST Calamba, Philippines   |

**Reliability / Qualification assessment: PASS** 

# 1 Reliability evaluation overview

#### 1.1 Objectives

This qualification report summarizes the results of the reliability trials that were performed to qualify the new product SRTAG2K-D using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab.

The CMOSF8H is a new advanced silicon process technology that is already qualified in the ST Rousset 8" fab, and in production for EEPROM products and also for dual interface EEPROM M24LRxx products.

This document serves for the qualification of the named product using the named silicon process technology in the named diffusion fab.

The features covered by this document are:

- Contactless interface:
  - NFC Forum Type 4 Tag
  - ISO/IEC 14443 Type A
  - 106 Kbps data rate

The temperature range covered by this document is:

–40 to 85 °C

#### 1.2 Conclusion

The new product SRTAG2K-D using the CMOSF8H silicon process technology in the ST Rousset 8" diffusion fab has passed the reliability requirements and all products described in *Table 1* are qualified.

Refer to Section 3: Reliability test results for details on the reliability test results.



## 2 Device characteristics

### **Device description**

The SRTAG2K-D device is a dynamic NFC/RFID tag that can be accessed from the RF interface. The RF interface is based on the ISO/IEC 14443 Type A standard. The SRTAG2K-D is compatible with the NFC Forum Type 4 Tag specifications and supports all corresponding commands.

Refer to the product datasheet for more details.



# 3 Reliability test results

This section contains a general description of the reliability evaluation strategy. The named products are qualified using the standard STMicroelectronics corporate procedures for quality and reliability.

The product vehicle used for the die qualification is presented in *Table 3*.

| Product                  | Silicon process<br>technology | Wafer fabrication<br>location | Package description | Assembly plant location                |
|--------------------------|-------------------------------|-------------------------------|---------------------|----------------------------------------|
| M24SR02-Y <sup>(1)</sup> | CMOSF8H                       | ST Rousset 8"                 | CDIP24              | Engineering<br>assembly <sup>(2)</sup> |

Table 3. Product vehicle used for die qualification

1. Die-oriented reliability trials of M24SR02-Y are applicable to SRTAG2K-D (same design core, same silicon process technology).

2. CDIP24 is a ceramic package used only for die-oriented reliability trials.

The package qualifications were mainly obtained by similarity. The product vehicle used for package qualifications is presented in *Table 4*.

| Product          | Silicon process<br>technology | Wafer fabrication<br>location | Package description        | Assembly plant<br>location    |
|------------------|-------------------------------|-------------------------------|----------------------------|-------------------------------|
| M24SR64-Y<br>(1) | CMOSF8H                       | ST Rousset 8"                 | UFDFPN8 (MLP8)<br>2 x 3 mm | ST Calamba<br>Subcon Amkor P3 |

1. Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to SRTAG2K-D.

### 3.1 Reliability test plan and result summary

The reliability test plan and the result summary are presented as follows:

- in Table 5 for die-oriented tests
- in Table 6 for UFDFPN8 (MLP8) 2 x 3 mm ST Calamba package-oriented tests



|                                |                                         | Test short description                                                           |        |           |                                 |                            |                     |                     |                |
|--------------------------------|-----------------------------------------|----------------------------------------------------------------------------------|--------|-----------|---------------------------------|----------------------------|---------------------|---------------------|----------------|
| Toot                           |                                         |                                                                                  | Somplo | No.<br>of |                                 | Results fail / sample size |                     |                     |                |
| Test                           | Method                                  | Conditions                                                                       | size / |           | Duration                        | M24SR02-Y <sup>(2)</sup>   |                     |                     |                |
|                                |                                         |                                                                                  | IOLS   | IOIS      |                                 | Lot 1                      | Lot 2               | Lot 3               |                |
|                                | High temperatur                         | e operating life after endurance                                                 | !      |           |                                 |                            |                     |                     |                |
| EDB                            | AEC-Q100-005                            | 1 million E/W cycles at 25 °C<br>then:<br>HTOL 150 °C, 6 V                       | 80     | 3         | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |                |
| EDR                            | Data retention a                        | fter endurance                                                                   |        |           |                                 |                            |                     |                     |                |
|                                | AEC-Q100-005                            | 1 million E/W cycles at 25 °C<br>then:<br>HTSL at 150 °C                         | 80     | 3         | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |                |
| Low temperature operating life |                                         |                                                                                  |        |           |                                 |                            |                     |                     |                |
| JESD22-A108                    |                                         | –40 °C, 6 V                                                                      | 80     | 3         | 1008 hrs                        | 0/80                       | 0/80                | 0/80                |                |
|                                | Program/erase endurance cycling + bake  |                                                                                  |        |           |                                 |                            |                     |                     |                |
| WEB                            | Internal spec.                          | 1 million E/W cycles at 25 °C<br>then:<br>Retention bake at 200 °C / 48<br>hours | 80     | 3         | 1 Million<br>cycles /<br>48 hrs | 0/80 <sup>(3)</sup>        | 0/80 <sup>(3)</sup> | 0/80 <sup>(3)</sup> |                |
|                                | Electrostatic disc                      | charge (human body model)                                                        |        |           |                                 |                            |                     |                     |                |
| ESD<br>HBM                     | AEC-Q100-002                            | C = 100 pF, R= 1500 Ω<br>pads AC0, AC1                                           | 27     |           | 07                              | N/A                        | Pass<br>1000 V      | Pass<br>1000 V      | Pass<br>1000 V |
| TIDIM                          | JESD22-A114                             | C = 100 pF, R= 1500 Ω<br>Other pads                                              |        | 5         | N/A                             | Pass<br>3500 V             | Pass<br>3500 V      | Pass<br>3500 V      |                |
| ESD                            | Electrostatic discharge (machine model) |                                                                                  |        |           |                                 |                            |                     |                     |                |
| MM                             | AEC-Q100-003<br>JESD22-A115             | C = 200 pF, R = 0 $\Omega$                                                       | 21     | 3         | N/A                             | Pass<br>150 V              | Pass<br>150 V       | Pass<br>150 V       |                |
|                                | Latch-up (currer                        | t injection and overvoltage stre                                                 | ss)    |           |                                 |                            |                     |                     |                |
| LU                             | AEC-Q100-004<br>JESD78B                 | At maximum operating temperature (150 °C)                                        | 6      | 3         | N/A                             | Class II<br>Level A        | Class II<br>Level A | Class II<br>Level A |                |

#### Table 5. Die-oriented reliability test plan and result summary (CDIP8 / Engineering package)<sup>(1)</sup>

1. See *Table 7: List of terms* for a definition of abbreviations.

2. Die-oriented reliability trials of M24SR02-Y are applicable to SRTAG2K-D (same design core, same silicon process technology).

3. First rejects after 5 million cycles.



# Table 6. Package-oriented reliability test plan and result summary (UFDFPN8 MLP8 2 x 3 mm / ST Calamba) $^{(1)}$

|                                            | Test short description        |                                                |                                |            |                |                               |  |
|--------------------------------------------|-------------------------------|------------------------------------------------|--------------------------------|------------|----------------|-------------------------------|--|
| Test                                       |                               |                                                | Sample                         | No.        |                | Results fail /<br>sample size |  |
|                                            | Method                        | Conditions                                     | size /<br>lots                 | of<br>lots | Duration       | M24SR64-Y <sup>(2)</sup>      |  |
|                                            |                               |                                                |                                |            |                | Lot 1                         |  |
|                                            | Preconditioning:              | moisture sensitivity level 1                   |                                |            |                |                               |  |
| PC                                         | JESD22-A113<br>J-STD-020D     | MSL1, peak temperature at 260 °C,<br>3 IReflow | 345                            | 1          | N/A            | 0/345                         |  |
| тир                                        | Temperature hur               | midity bias                                    |                                |            |                |                               |  |
| (3)                                        | AEC-Q100-<br>JESD22-A101      | 85 °C, 85% RH, bias 5.6 V                      | 85 °C, 85% RH, bias 5.6 V 80 1 |            | 1008 hrs       | 0/80                          |  |
| (0)                                        | Temperature cycling           |                                                |                                |            |                |                               |  |
| TC <sup>(3)</sup> AEC-Q100-<br>JESD22-A104 |                               | –65 °C / +175 °C                               | 80                             | 1          | 1000<br>cycles | 0/80                          |  |
| TMSK                                       | Thermal shocks                |                                                |                                |            |                |                               |  |
| (3)                                        | JESD22-A106                   | –55 °C / +125 °C                               | 25                             | 1          | 200<br>shocks  | 0/25                          |  |
| (2)                                        | Autoclave (press              | sure pot)                                      |                                |            |                |                               |  |
| AC <sup>(3)</sup>                          | AEC-Q100-<br>JESD22-A102      | 121 °C, 100% RH at 2 ATM                       | 80                             | 1          | 168 hrs        | 0/80                          |  |
| нтеі                                       | High temperature storage life |                                                |                                |            |                |                               |  |
| (3)                                        | AEC-Q100-<br>JESD22-A103      | Retention bake at 150 °C                       | 80                             | 1          | 1008 hrs       | 0/80                          |  |
| ESD                                        | Electrostatic disc            | charge (charge device model)                   |                                |            |                |                               |  |
| CDM                                        | AEC-Q100-<br>JESD22-C101      | Field induced charging method                  | 18                             | 1          | N/A            | Pass<br>>1500 V               |  |

1. See Table 7: List of terms for a definition of abbreviations.

 Larger memory array using the same silicon process technology in the same diffusion fab. Package qualification results of M24SR64-Y are applicable to SRTAG2K-D.

3. THB-, TC-, TMSK-, AC- and HTSL- dedicated parts are first subject to preconditioning flow.



## 4 Applicable and reference documents

- AEC-Q100: Stress test qualification for integrated circuits
- SOP 2.6.10: General product qualification procedure
- SOP 2.6.11: Program management fro product qualification
- SOP 2.6.12: Design criteria for product qualification
- SOP 2.6.14: Reliability requirements for product qualification
- SOP 2.6.19: Process maturity level
- SOP 2.6.2: Process qualification and transfer management
- SOP 2.6.20: New process / New product qualification
- SOP 2.6.7: Product maturity level
- SOP 2.6.9: Package and process maturity management in Back End
- SOP 2.7.5: Automotive products definition and status
- JESD22-A101: Steady state temperature humidity bias life test
- JESD22-A102: Accelerated moisture resistance unbiased autoclave
- JESD22-A103: High temperature storage life
- JESD22-A104: Temperature cycling
- JESD22-A106: Thermal shock
- JESD22-A108: Temperature, bias, and operating life
- JESD22-A113: Preconditioning of nonhermetic surface mount devices prior to reliability testing
- JESD22-A114: Electrostatic discharge (ESD) sensitivity testing human body model (HBM)
- JESD22-A115: Electrostatic discharge (ESD) sensitivity testing machine model (MM)
- JESD78: IC Latch-up test
- J-STD-020D: Moisture/reflow sensitivity classification for nonhermetic solid state surface mount devices



# 5 Glossary

| Table | 7. List | of terms |
|-------|---------|----------|
|-------|---------|----------|

| Terms   | Description                                        |
|---------|----------------------------------------------------|
| EDR     | NVM endurance, data retention and operational life |
| HTOL    | High temperature operating life                    |
| LTOL    | Low temperature operating life                     |
| НТВ     | High temperature bake                              |
| WEB     | Program/Erase endurance cycling + bake             |
| ESD HBM | Electrostatic discharge (human body model)         |
| ESD MM  | Electrostatic discharge (machine model)            |
| LU      | Latch-up                                           |
| PC      | Preconditioning (solder simulation)                |
| ТНВ     | Temperature humidity bias                          |
| TC      | Temperature cycling                                |
| TMSK    | Thermal shocks                                     |
| AC      | Autoclave (pressure pot)                           |
| HTSL    | High temperature storage life                      |
| ELFR    | Early life failure rate                            |
| ESD CDM | Electrostatic discharge (charge device model)      |



# 6 Revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 29-Jan-2014 | 1        | Initial release. |

#### Table 8. Document revision history



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



| Document Revision History |      |                             |  |
|---------------------------|------|-----------------------------|--|
| Date                      | Rev. | Description of the Revision |  |
| January 28, 2014          | 1.00 | Document creation           |  |
|                           |      |                             |  |
|                           |      |                             |  |
|                           |      |                             |  |
|                           |      |                             |  |
|                           |      |                             |  |
|                           |      |                             |  |
|                           |      |                             |  |
|                           |      |                             |  |
|                           |      |                             |  |
|                           |      |                             |  |
|                           |      |                             |  |
|                           |      |                             |  |
|                           |      |                             |  |

| Source Documents & Reference Documents |       |       |
|----------------------------------------|-------|-------|
| Source document Title                  | Rev.: | Date: |
|                                        |       |       |
|                                        |       |       |
|                                        |       |       |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

**RESTRICTIONS OF USE AND CONFIDENTIALITY OBLIGATIONS:** 

THIS DOCUMENT AND ITS ANNEXES CONTAIN ST PROPRIETARY AND CONFIDENTIAL INFORMATION. THE DISCLOSURE, DISTRIBUTION, PUBLICATION OF WHATSOEVER NATURE OR USE FOR ANY OTHER PURPOSE THAN PROVIDED IN THIS DOCUMENT OF ANY INFORMATION CONTAINED IN THIS DOCUMENT AND ITS ANNEXES IS SUBMITTED TO ST PRIOR EXPRESS AUTHORIZATION. ANY UNAUTHORIZED REVIEW, USE, DISCLOSURE OR DISTRIBUTION OF SUCH INFORMATION IS EXPRESSLY PROHIBITED.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2014 STMicroelectronics - All rights reserved.

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com