

SLLS676A-DECEMBER 2005-REVISED FEBRUARY 2008

16 🛛 V<sub>CC</sub>

15 GND

13 **RIN1** 

12

11

14 DOUT1

ROUT1

DIN1

9 ROUT2

10 DIN2

**PW PACKAGE** 

(TOP VIEW)

C1+ [

V+ 2

C1-[]3

C2+ 14

C2- 🛛 5

V-П

DOUT2 7

RIN2

6

8

## 3-V TO 5.5-V MULTICHANNEL RS-232 LINE DRIVER/RECEIVER WITH ±15-kV IEC ESD PROTECTION

### FEATURES

- Qualified for Automotive Applications
- Meets or Exceeds the Requirements of TIA/EIA-232-F and ITU v.28 Standards
- Operates With 3-V to 5.5-V V<sub>CC</sub> Supply
- Operates up to 250 kbit/s
- Two Drivers and Two Receivers
- Low Standby Current . . .300 μA Typical
- External Capacitors . . . 4  $\times$  0.1  $\mu\text{F}$
- Accepts 5-V Logic Input With 3.3-V Supply
- Pin Compatible to Alternative High-Speed Pin-Compatible Device (1 Mbit/s): SNx5C3232

## DESCRIPTION

The MAX3232E device consists of two line drivers, two line receivers, and a dual charge-pump circuit with  $\pm$ 15-kV IEC ESD protection pin to pin (serial-port connection pins, including GND). The device meets the requirements of TIA/EIA-232-F and provides the electrical interface between an asynchronous communication controller and the serial-port connector. The charge pump and four small external capacitors allow operation from a single 3-V to 5.5-V supply. The device operates at data signaling rates up to 250 kbit/s and a maximum of 30-V/µs driver output slew rate.

### **ORDERING INFORMATION**<sup>(1)</sup>

| T <sub>A</sub> | PACK       | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|----------------|------------|--------------------|-----------------------|------------------|--|
| –40°C to 85°C  | TSSOP – PW | Reel of 2000       | MAX3232EIPWRQ1        | MB3232I          |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

### FUNCTION TABLE

| EACH D       | RIVER <sup>(1)</sup> | EACH RE      | CEIVER <sup>(1)</sup> |
|--------------|----------------------|--------------|-----------------------|
| INPUT<br>DIN | OUTPUT<br>DOUT       | INPUT<br>RIN | OUTPUT<br>ROUT        |
| L            | Н                    | L            | Н                     |
| Н            | L                    | Н            | L                     |
|              |                      | Open         | Н                     |

(1) H = high level, L = low level, Open = input disconnected or connected driver off



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



### LOGIC DIAGRAM (POSITIVE LOGIC)



## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

|                        |                                                     |           | VALUE                         | UNIT |
|------------------------|-----------------------------------------------------|-----------|-------------------------------|------|
| V <sub>CC</sub>        | Supply voltage range <sup>(2)</sup>                 |           | –0.3 to 6                     | V    |
| V+                     | Positive output supply voltage range <sup>(2)</sup> |           | –0.3 to 7                     | V    |
| V–                     | Negative output supply voltage range <sup>(2)</sup> |           | 0.3 to -7                     | V    |
| V+ - V-                | Supply voltage difference <sup>(2)</sup>            |           | 13                            | V    |
| \ <i>\</i>             | Input voltage range                                 | Drivers   | -0.3 to 6                     | V    |
| /I Input voltage range | Receivers                                           |           | V                             |      |
| . /                    |                                                     | Drivers   | -13.2 to 13.2                 | V    |
| Vo                     | Output voltage range                                | Receivers | -0.3 to V <sub>CC</sub> + 0.3 | V    |
| $\theta_{JA}$          | Package thermal impedance                           | 3) (4)    | 108                           | °C/W |
| TJ                     | Operating virtual junction temp                     | perature  | 150                           | °C   |
| T <sub>stg</sub>       | Storage temperature range                           |           | -65 to 150                    | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

All voltages are with respect to network GND. (2)

Maximum power dissipation is a function of T<sub>J</sub>(max), θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any allowable ambient (3) temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability. (4) The package thermal impedance is calculated in accordance with JESD 51-7.

## **RECOMMENDED OPERATING CONDITIONS**<sup>(1)</sup>

#### see Figure 4

2

|                |                                 |                       |                  | MIN | NOM | MAX | UNIT |
|----------------|---------------------------------|-----------------------|------------------|-----|-----|-----|------|
|                | Supply voltage                  | V <sub>CC</sub> = 3.3 | V                | 3   | 3.3 | 3.6 | V    |
|                | Supply voltage                  | V <sub>CC</sub> = 5 V |                  | 4.5 | 5   | 5.5 | v    |
| V              | Driver high level input veltage | DIN                   | $V_{CC} = 3.3 V$ | 2   |     | 5.5 | V    |
| VIH            | Driver high-level input voltage | DIN                   | $V_{CC} = 5 V$   | 2.4 |     | 5.5 | v    |
| VIL            | Driver low-level input voltage  | DIN                   |                  | 0   |     | 0.8 | V    |
| VI             | Receiver input voltage          |                       |                  |     |     | 25  | V    |
| T <sub>A</sub> | Operating free-air temperature  | MAX3232               |                  | -40 |     | 85  | °C   |

(1) Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ±0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ±0.5 V.

IEXAS RUMENTS www.ti.com

## ELECTRICAL CHARACTERISTICS

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 4)

|                 | PARAMETER      | TEST CONDITIONS <sup>(1)</sup>   | MIN | TYP <sup>(2)</sup> | MAX | UNIT |
|-----------------|----------------|----------------------------------|-----|--------------------|-----|------|
| I <sub>CC</sub> | Supply current | No load, $V_{CC}$ = 3.3 V or 5 V |     | 0.3                | 1   | mA   |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C. (1)

(2)

## **DRIVER SECTION – ELECTRICAL CHARACTERISTICS**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 4)

|                 | PARAMETER                                   | TEST CONDITIONS <sup>(1)</sup>                           | MIN | TYP <sup>(2)</sup> | MAX  | UNIT |
|-----------------|---------------------------------------------|----------------------------------------------------------|-----|--------------------|------|------|
| V <sub>OH</sub> | High-level output voltage                   | DOUT at $R_L = 3 k\Omega$ to GND, DIN = GND              | 5   | 5.4                |      | V    |
| V <sub>OL</sub> | Low-level output voltage                    | DOUT at $R_L = 3 \text{ k}\Omega$ to GND, DIN = $V_{CC}$ | -5  | -5.4               |      | V    |
| I <sub>IH</sub> | High-level input current                    | $V_{I} = V_{CC}$                                         |     | ±0.01              | ±1   | μΑ   |
| I <sub>IL</sub> | Low-level input current                     | V <sub>I</sub> at GND                                    |     | ±0.01              | ±1   | μΑ   |
|                 | Chart size it sutsut surrout (3)            | $V_{CC} = 3.6 \text{ V}, V_{O} = 0 \text{ V}$            |     |                    | . 00 |      |
| los             | Short-circuit output current <sup>(3)</sup> | $V_{CC} = 5.5 \text{ V}, V_{O} = 0 \text{ V}$            |     | ±35                | ±60  | mA   |
| r <sub>o</sub>  | Output resistance                           | $V_{CC}$ , V+, and V- = 0 V, $V_{O}$ = 2 V               | 300 | 10M                |      | Ω    |

(1) Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V.

(2)

All typical values are at  $V_{CC} = 3.3$  V or  $V_{CC} = 5$  V and  $T_A = 25^{\circ}$ C. Short-circuit durations should be controlled to prevent exceeding the device absolute power-dissipation ratings, and not more than one (3) output should be shorted at a time.

## **DRIVER SECTION – SWITCHING CHARACTERISTICS**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 4)

|                                                                                                                                                                  | PARAMETER                                           | TEST CONDITIONS <sup>(1)</sup>                                      |                                    |     | TYP <sup>(2)</sup> | MAX | UNIT   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------|------------------------------------|-----|--------------------|-----|--------|
| $ \begin{array}{ll} \mbox{Maximum data rate} & C_L = 1000 \mbox{ pF}, \mbox{ One DOUT switching}, \\ R_L = 3 \mbox{ k}\Omega, \mbox{ See Figure 1} \end{array} $ |                                                     |                                                                     |                                    | 150 | 250                |     | kbit/s |
| t <sub>sk(p)</sub>                                                                                                                                               | Pulse skew <sup>(3)</sup>                           | $C_L = 150 \text{ pF to } 2500$<br>See Figure 2                     |                                    | 300 |                    | ns  |        |
|                                                                                                                                                                  | Slew rate, transition region $R_1 = 3 k\Omega$ to 7 |                                                                     | C <sub>L</sub> = 150 pF to 1000 pF | 6   |                    | 30  |        |
| SR(tr)                                                                                                                                                           | (see Figure 1)                                      | $V_{CC} = 3.3 \text{ V}$ $C_L = 150 \text{ pF to } 2500 \text{ pF}$ |                                    | 4   |                    | 30  | v/µs   |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C. Pulse skew is defined as |t<sub>PLH</sub> - t<sub>PHL</sub>| of each channel of the same device. (1)

(2)

(3)

## **RECEIVER SECTION – ELECTRICAL CHARACTERISTICS**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 4)

|                  | PARAMETER                                               | TEST CONDITIONS <sup>(1)</sup> | MIN              | TYP <sup>(2)</sup> | MAX | UNIT |
|------------------|---------------------------------------------------------|--------------------------------|------------------|--------------------|-----|------|
| V <sub>OH</sub>  | High-level output voltage                               | $I_{OH} = -1 \text{ mA}$       | $V_{CC} - 0.6 V$ | $V_{CC} - 0.1 V$   |     | V    |
| V <sub>OL</sub>  | Low-level output voltage                                | I <sub>OL</sub> = 1.6 mA       |                  |                    | 0.4 | V    |
|                  | Desitive asing input threshold voltage                  | $V_{CC} = 3.3 V$               |                  | 1.5                | 2.4 | V    |
| V <sub>IT+</sub> | Positive-going input threshold voltage                  | $V_{CC} = 5 V$                 |                  | 1.8                | 2.4 | v    |
| V                | Negative going input threshold valtage                  | $V_{CC} = 3.3 V$               | 0.6              | 1.2                |     | V    |
| V <sub>IT</sub>  | Negative-going input threshold voltage                  | $V_{CC} = 5 V$                 | 0.8              | 1.5                |     | v    |
| V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> – V <sub>IT</sub> –) |                                |                  | 0.3                |     | V    |
| r <sub>l</sub>   | Input resistance                                        | $V_1 = \pm 3 V$ to $\pm 25 V$  | 3                | 5                  | 7   | kΩ   |

Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. (1)

All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C. (2)

SLLS676A-DECEMBER 2005-REVISED FEBRUARY 2008



## **RECEIVER SECTION – SWITCHING CHARACTERISTICS**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 3)

|                    | PARAMETER                                         | TEST CONDITIONS <sup>(1)</sup> | TYP <sup>(2)</sup> | UNIT |
|--------------------|---------------------------------------------------|--------------------------------|--------------------|------|
| t <sub>PLH</sub>   | Propagation delay time, low- to high-level output | C <sub>L</sub> = 150 pF        | 300                | ns   |
| t <sub>PHL</sub>   | Propagation delay time, high- to low-level output | C <sub>L</sub> = 150 pF        | 300                | ns   |
| t <sub>sk(p)</sub> | Pulse skew <sup>(3)</sup>                         |                                | 300                | ns   |

(1) Test conditions are C1–C4 = 0.1  $\mu$ F at V<sub>CC</sub> = 3.3 V ± 0.3 V; C1 = 0.047  $\mu$ F, C2–C4 = 0.33  $\mu$ F at V<sub>CC</sub> = 5 V ± 0.5 V. (2) All typical values are at V<sub>CC</sub> = 3.3 V or V<sub>CC</sub> = 5 V and T<sub>A</sub> = 25°C. (3) Pulse skew is defined as |t<sub>PLH</sub> - t<sub>PHL</sub>| of each channel of the same device.

4

TEXAS INSTRUMENTS www.ti.com

SLLS676A-DECEMBER 2005-REVISED FEBRUARY 2008

### PARAMETER MEASUREMENT INFORMATION



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_0$  = 50  $\Omega$ , 50% duty cycle,  $t_r \le 10$  ns,  $t_f \le 10$  ns.

### Figure 1. Driver Slew Rate



- A.  $C_L$  includes probe and jig capacitance.
- B. The pulse generator has the following characteristics: PRR = 250 kbit/s,  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns,  $t_f \le 10$  ns.





A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $Z_0 = 50 \Omega$ , 50% duty cycle,  $t_r \le 10$  ns.  $t_f \le 10$  ns.

Figure 3. Receiver Propagation Delay Times

SLLS676A-DECEMBER 2005-REVISED FEBRUARY 2008



### **APPLICATION INFORMATION**



 $^{\dagger}$  C3 can be connected to  $V_{CC}$  or GND.

- NOTES: A. Resistor values shown are nominal.
  - B. Nonpolarized ceramic capacitors are acceptable. If polarized tantalum or electrolytic capacitors are used, they should be connected as shown.

| V <sub>CC</sub>                                                                                                              | C1                           | C2, C3, C4                   |
|------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------|
| $\begin{array}{c} \textbf{3.3 V} \pm \textbf{0.3 V} \\ \textbf{5 V} \pm \textbf{0.5 V} \\ \textbf{3 V to 5.5 V} \end{array}$ | 0.1 μF<br>0.047 μF<br>0.1 μF | 0.1 μF<br>0.33 μF<br>0.47 μF |
|                                                                                                                              | · ·                          |                              |

V<sub>CC</sub> vs CAPACITOR VALUES

| Figure 4. Typical O | perating Circuit and | Capacitor Values |
|---------------------|----------------------|------------------|
|---------------------|----------------------|------------------|

6



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| MAX3232EIPWRQ1   | ACTIVE        | TSSOP        | PW                   | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | MB3232I                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF MAX3232E-Q1 :



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

Catalog: MAX3232E

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal | *All | dimensions | are | nominal |
|-----------------------------|------|------------|-----|---------|
|-----------------------------|------|------------|-----|---------|

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | · / | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|-----|------------|------------|------------|-----------|------------------|
| MAX3232EIPWRQ1 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9 | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Mar-2022



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| MAX3232EIPWRQ1 | TSSOP        | PW              | 16   | 2000 | 853.0       | 449.0      | 35.0        |

# **PW0016A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated